A comparative study of CMOS circuit design styles for low-power high-speed VLSI circuits

被引:9
|
作者
Bisdounis, L [1 ]
Gouvetas, D [1 ]
Koufopavlou, O [1 ]
机构
[1] Univ Patras, Dept Elect & Comp Engn, VLSI Design Lab, Patras 26500, Greece
关键词
D O I
10.1080/002072198134454
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
An important issue in the design of VLSI circuits is the choice of the basic circuit approach and topology for implementing various logic and arithmetic functions. In this paper, several static and dynamic CMOS circuit design styles are evaluated in terms of area, propagation delay and power dissipation. The different design styles are compared by performing detailed transistor-level simulations on a benchmark circuit using HSPICE, and analysing the results in a statistical way. Based on the results of our analysis, some of the trade-offs that are possible during the design phase in order to improve the circuit power-delay product are identified.
引用
收藏
页码:599 / 613
页数:15
相关论文
共 50 条
  • [41] Design and Implementation of a Low-Power, High-Speed Comparator
    Deepika, V.
    Singh, Sangeeta
    [J]. 2ND INTERNATIONAL CONFERENCE ON NANOMATERIALS AND TECHNOLOGIES (CNT 2014), 2015, 10 : 314 - 322
  • [42] Low-power design of high-speed A/D converters
    Kawahito, S
    Honda, K
    Furuta, M
    Kawai, N
    Miyazaki, D
    [J]. IEICE TRANSACTIONS ON ELECTRONICS, 2005, E88C (04): : 468 - 478
  • [43] Optimal design of power distribution network for high-speed CMOS circuits
    Formerly Shibaura Institute of Technology, 3-7-5 Toyosu, Koto-ku, Tokyo, Japan
    [J]. J. Jpn. Inst. Electron. Packag, 5 (337-343):
  • [44] Design of Low Power and High Speed VLSI Domino Logic Circuit
    Praveen, J.
    Aishwarya, Aishwarya
    Naik, Jagadish Venkatraman
    Kshithija
    Biradar, Mahesh
    [J]. PROCEEDINGS OF THE 2018 4TH INTERNATIONAL CONFERENCE ON APPLIED AND THEORETICAL COMPUTING AND COMMUNICATION TECHNOLOGY (ICATCCT - 2018), 2018, : 125 - 130
  • [45] High Performance and Low Power ONOFIC Approach for VLSI CMOS Circuits Design
    Chavan, Umesh Jeevalu
    Patil, Siddarama R.
    [J]. 2016 INTERNATIONAL CONFERENCE ON COMMUNICATION AND SIGNAL PROCESSING (ICCSP), VOL. 1, 2016, : 426 - 429
  • [46] A self-controllable voltage level (SVL) circuit and its low-power high-speed CMOS circuit applications
    Enomoto, T
    Oka, Y
    Shikano, H
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2003, 38 (07) : 1220 - 1226
  • [47] Low-power CMOS circuits for analog VLSI programmable neural networks
    El-Soud, MAA
    AbdelRassoul, RA
    Soliman, HH
    El-Ghanam, LM
    [J]. ICM 2003: PROCEEDINGS OF THE 15TH INTERNATIONAL CONFERENCE ON MICROELECTRONICS, 2003, : 14 - 17
  • [48] CMOS MULTIPLIER-DIVIDERS DELIVER HIGH-SPEED, LOW-POWER
    不详
    [J]. ELECTRONIC DESIGN, 1980, 28 (01) : 188 - 188
  • [49] Development of high-speed and low-power microprocessors using superconductive circuits
    Yamanashi, Yuki
    Yoshikawa, Nobuyuki
    Tanaka, Masamitsu
    Fujimaki, Akira
    [J]. IEEJ Transactions on Fundamentals and Materials, 2008, 128 (06) : 369 - 372
  • [50] On mixed PTL/static logic for low-power and high-speed circuits
    Cho, GR
    Chen, T
    [J]. VLSI DESIGN, 2001, 12 (03) : 399 - 406