Gate leakage current partitioning in nanoscale double gate MOSFETs, using compact analytical model

被引:3
|
作者
Darbandy, Ghader [1 ]
Lime, Francois [1 ]
Cerdeira, Antonio [2 ]
Estrada, Magali [2 ]
Ivan Garduno, Salvador [2 ]
Iniguez, Benjamin [1 ]
机构
[1] Univ Rovira & Virgili, Dept Engn Elect Elect & Automat, Tarragona, Spain
[2] CINVESTAV DF, Depto Ingn Elect, Secc Elect Estado Solido, Mexico City, DF, Mexico
关键词
Leakage current partition; Direct tunneling; Compact model; DG-MOSFETs; DIELECTRICS; CMOS; VOLTAGE; DEVICES;
D O I
10.1016/j.sse.2012.05.006
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents a compact gate leakage current partitioning model for nanoscale Double Gate (DG) MOSFETs. using analytical models of the direct tunneling gate leakage current. Gate leakage current becomes important and an essential aspect of MOSFET modeling as the gate oxide thickness is scaled down to 1 nm and below in advanced CMOS processes. We considered an ideal interface (ideal case without an interfacial layer) and two layers high k dielectric materials as gate insulators. In the case of two layers, a thin layer of SiO2 as an interfacial layer is considered. The results of the gate current partitioning components into drain and source show good agreement with 2D TCAD numerical device simulation (Silvaco Atlas). (C) 2012 Elsevier Ltd. All rights reserved.
引用
收藏
页码:22 / 27
页数:6
相关论文
共 50 条
  • [31] Analytical modeling for the estimation of leakage current and subthreshold swing factor of nanoscale double gate FinFET device
    Raj, Balwinder
    Saxena, A. K.
    Dasgupta, S.
    MICROELECTRONICS INTERNATIONAL, 2009, 26 (01) : 53 - 63
  • [32] Inclusion of Direct Tunneling Gate Current in the Symmetric Doped Double Gate MOSFETs Model
    Garduno, S. I.
    Cerdeira, A.
    Estrada, M.
    2009 6TH INTERNATIONAL CONFERENCE ON ELECTRICAL ENGINEERING, COMPUTING SCIENCE AND AUTOMATION CONTROL (CCE 2009), 2009, : 656 - 659
  • [33] Analytical temperature dependent model for nanoscale double-gate MOSFETs reproducing advanced transport models
    Cheralathan, Muthupandian
    Sampedro, Carlos
    Gamiz, Francisco
    Iniguez, Benjamin
    SOLID-STATE ELECTRONICS, 2014, 98 : 2 - 6
  • [34] Noise model of gate-leakage current in ultrathin oxide MOSFETs
    Lee, J
    Bosman, G
    Green, KR
    Ladwig, D
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2003, 50 (12) : 2499 - 2506
  • [35] Model and analysis of gate leakage current in ultrathin nitrided oxide MOSFETs
    Lee, J
    Bosman, G
    Green, KR
    Ladwig, D
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2002, 49 (07) : 1232 - 1241
  • [36] Gate Tunnelling Current Model for Nanoscale MOSFETs with Varying Surface Potential
    Kushwaha, Madhu
    Prasad, B.
    Chatterjee, A. K.
    IETE JOURNAL OF RESEARCH, 2016, 62 (03) : 347 - 355
  • [37] A compact scattering model for the nanoscale double-gate MOSFET
    Rahman, A
    Lundstrom, MS
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2002, 49 (03) : 481 - 489
  • [38] Characterization of edge direct tunneling leakage of gate misaligned double gate MOSFETs
    Yin, CS
    Chan, PCH
    2004 IEEE INTERNATIONAL SOI CONFERENCE, PROCEEDINGS, 2004, : 91 - 93
  • [39] Analytical modeling of drain current and RF performance for double-gate fully depleted nanoscale SOI MOSFETs
    Sharma, Rajiv
    Pandey, Sujata
    Jain, Shail Bala
    JOURNAL OF SEMICONDUCTORS, 2012, 33 (02)
  • [40] Compact, physics-based modeling of nanoscale limits of double-gate MOSFETs
    Chen, Q
    Wang, LH
    Murali, R
    Meindl, JD
    NSTI NANOTECH 2004, VOL 2, TECHNICAL PROCEEDINGS, 2004, : 114 - 119