Gate leakage current partitioning in nanoscale double gate MOSFETs, using compact analytical model

被引:3
|
作者
Darbandy, Ghader [1 ]
Lime, Francois [1 ]
Cerdeira, Antonio [2 ]
Estrada, Magali [2 ]
Ivan Garduno, Salvador [2 ]
Iniguez, Benjamin [1 ]
机构
[1] Univ Rovira & Virgili, Dept Engn Elect Elect & Automat, Tarragona, Spain
[2] CINVESTAV DF, Depto Ingn Elect, Secc Elect Estado Solido, Mexico City, DF, Mexico
关键词
Leakage current partition; Direct tunneling; Compact model; DG-MOSFETs; DIELECTRICS; CMOS; VOLTAGE; DEVICES;
D O I
10.1016/j.sse.2012.05.006
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents a compact gate leakage current partitioning model for nanoscale Double Gate (DG) MOSFETs. using analytical models of the direct tunneling gate leakage current. Gate leakage current becomes important and an essential aspect of MOSFET modeling as the gate oxide thickness is scaled down to 1 nm and below in advanced CMOS processes. We considered an ideal interface (ideal case without an interfacial layer) and two layers high k dielectric materials as gate insulators. In the case of two layers, a thin layer of SiO2 as an interfacial layer is considered. The results of the gate current partitioning components into drain and source show good agreement with 2D TCAD numerical device simulation (Silvaco Atlas). (C) 2012 Elsevier Ltd. All rights reserved.
引用
收藏
页码:22 / 27
页数:6
相关论文
共 50 条
  • [1] A Generalized Analytical Approach to Model the Gate Tunneling Current in Nanoscale Double Gate MOSFETs
    Kushwaha, Madhu
    Chatterjee, Arun Kumar
    Prasad, B.
    Chatterjee, A. K.
    Agarwal, Alpana
    SILICON, 2022, 14 (18) : 12513 - 12524
  • [2] A Generalized Analytical Approach to Model the Gate Tunneling Current in Nanoscale Double Gate MOSFETs
    Madhu Kushwaha
    Arun Kumar Chatterjee
    B. Prasad
    A. K. Chatterjee
    Alpana Agarwal
    Silicon, 2022, 14 : 12513 - 12524
  • [3] Temperature dependent compact modeling of gate tunneling leakage current in double gate MOSFETs
    Darbandy, Ghader
    Aghassi, Jasmin
    Sedlmeir, Josef
    Monga, Udit
    Garduno, Ivan
    Cerdeira, Antonio
    Iniguez, Benjamin
    SOLID-STATE ELECTRONICS, 2013, 81 : 124 - 129
  • [4] Analytical Drain Current Model using Temperature dependence model in nanoscale Double-Gate (DG) MOSFETs
    Cheralathan, M.
    Sampedro, C.
    Gamiz, F.
    Iniguez, B.
    2013 14TH INTERNATIONAL CONFERENCE ON ULTIMATE INTEGRATION ON SILICON (ULIS), 2013, : 142 - 145
  • [5] Drain current model for nanoscale double-gate MOSFETs
    Hariharan, Venkatnarayan
    Thakker, Rajesh
    Singh, Karmvir
    Sachid, Angada B.
    Patil, M. B.
    Vasi, Juzer
    Rao, V. Ramgopal
    SOLID-STATE ELECTRONICS, 2009, 53 (09) : 1001 - 1008
  • [6] An analytical compact model for Schottky-barrier double gate MOSFETs
    Balaguer, M.
    Iniguez, B.
    Roldan, J. B.
    SOLID-STATE ELECTRONICS, 2011, 64 (01) : 78 - 84
  • [7] Analytical Threshold Voltage Model Using NEGF Approach for Nanoscale Double-gate MOSFETs
    Yang, Jian-Hong
    Cai, Xue-Yuan
    Yang, Ai-Guo
    Zhang, Zhi-Chen
    2008 2ND IEEE INTERNATIONAL NANOELECTRONICS CONFERENCE, VOLS 1-3, 2008, : 534 - 538
  • [8] Analytical Model of Gate to Channel Capacitance for Nanoscale MOSFETs
    Chatterjee, Arun Kumar
    Prasad, B.
    IETE JOURNAL OF RESEARCH, 2020, 66 (05) : 608 - 616
  • [9] An analytical subthreshold current model for ballistic double-gate MOSFETs
    Autran, JL
    Munteanu, D
    Tintori, O
    Aubert, M
    Decarre, E
    NSTI NANOTECH 2004, VOL 2, TECHNICAL PROCEEDINGS, 2004, : 171 - 174
  • [10] An analytical drain current model for symmetric double-gate MOSFETs
    Yu, Fei
    Huang, Gongyi
    Lin, Wei
    Xu, Chuanzhong
    AIP ADVANCES, 2018, 8 (04):