Design and realization of a 2.4 Gbps -: 3.2 Gbps clock and data recovery circuit using deep-submicron digital CMOS technology

被引:2
|
作者
Gürsoy, ZO
Leblebici, Y
机构
关键词
D O I
10.1109/SOC.2003.1241471
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper presents the design, verification, system integration and the physical realization of a high-speed Monolithic phase-locked loop (PLL) based clock and data recovery (CDR) circuit. The architecture of the CDR has been realized as a two-loop structure consisting of coarse and fine loops, each of which. is capable of processing the incoming low-speed reference clock and high-speed random data. Important features of this CDR include small area, single 1.2 V power supply, low power consumption, capability, to operate at very high data rates, and the ability, to handle between 2.4 Gbps and 3.2 Gbps data rate. The CDR architecture was realized using a conventional 0.13-mum digital CMOS technology, which ensures a lower overall cost and better portability for the design. The circuit is capable of operating at sampling frequencies of up to 3.2 GHz, and still can achieve the robust phase alignment. The overall power consumption is estimated as 18.6 mW at 3.2 GHz sampling rate. The overall silicon area of the CDR is approximately 0.3 mm(2) with its internal loop filter capacitors.
引用
收藏
页码:99 / 102
页数:4
相关论文
共 50 条
  • [1] A 1.6Gbps digital clock and data recovery circuit
    Hanumolu, Pavan Kumar
    Kim, Min Gyu
    Wei, Gu-Yeon
    Moon, Un-ku
    PROCEEDINGS OF THE IEEE 2006 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 2006, : 603 - 606
  • [2] A 6-Gbps dual-mode digital clock and data recovery circuit in a 65-nm CMOS technology
    Jeon, Min-Ki
    Yoo, Changsik
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2015, 85 (01) : 209 - 215
  • [3] A 6-Gbps dual-mode digital clock and data recovery circuit in a 65-nm CMOS technology
    Min-Ki Jeon
    Changsik Yoo
    Analog Integrated Circuits and Signal Processing, 2015, 85 : 209 - 215
  • [4] Design of a 2.5Gbps Clock-Data Recovery circuit in 0.18um standard CMOS process
    Chen Yueyang
    Zhong Shun'an
    Dang Hua
    2009 IEEE 8TH INTERNATIONAL CONFERENCE ON ASIC, VOLS 1 AND 2, PROCEEDINGS, 2009, : 1153 - 1156
  • [5] A 12.5 Gbps clock and data recovery circuit with phase interpolation based digital locked loop
    Chen, Gang
    Gong, Min
    Deng, Chun
    IEICE ELECTRONICS EXPRESS, 2020, 17 (20) : 1 - 5
  • [6] A 5Gbps CMOS frequency tolerant multi phase clock recovery circuit
    Iwata, T
    Hirata, T
    Sugimoto, H
    Kimura, H
    Yoshikawa, T
    2002 SYMPOSIUM ON VLSI CIRCUITS, DIGEST OF TECHNICAL PAPERS, 2002, : 82 - 83
  • [7] A 1.25Gbps All-Digital Clock and Data Recovery Circuit with Binary Frequency Acquisition
    Oulee, Chi-Shuang
    Yang, Rong-Jyi
    2008 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS (APCCAS 2008), VOLS 1-4, 2008, : 680 - +
  • [8] A clock and data recovery circuit for 2.5Gbps gigabit Ethernet transceiver
    Li, SG
    Ren, JY
    Yang, LX
    Ye, F
    Zhang, YMN
    2001 4TH INTERNATIONAL CONFERENCE ON ASIC PROCEEDINGS, 2001, : 330 - 332
  • [9] A 2.5Gbps burst-mode clock and data recovery circuit
    Liang, Che-Fu
    Hwu, Sy-Chyuan
    Liu, Shen-Iuan
    2005 IEEE ASIAN SOLID-STATE CIRCUITS CONFERENCE, PROCEEDINGS OF TECHNICAL PAPERS, 2005, : 457 - 460
  • [10] a 10 Gbps Burst-Mode Clock and Data Recovery Circuit with Continuous Clock Output
    Yu, Runxiang
    Proietti, Roberto
    Yin, Shuang
    Yoo, S. J. B.
    Kurumida, Junya
    2012 International Conference on Photonics in Switching (PS), 2012,