Accurate and Efficient Estimation of Logic Circuits Reliability Bounds

被引:15
|
作者
Ibrahim, Walid [1 ]
Shousha, Marwa [2 ]
Chinneck, John W. [2 ]
机构
[1] UAE Univ, Coll Informat Technol, Abu Dhabi, U Arab Emirates
[2] Carleton Univ, Dept Syst & Comp Engn, Ottawa, ON K1S 5B6, Canada
关键词
Reliability; optimization; heuristics design; inference engines; worst-case analysis; evolutionary computing and genetic algorithms; simulated annealing; CHALLENGES; MOSFETS; LIMITS;
D O I
10.1109/TC.2014.2315633
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
As the sizes of CMOS devices rapidly scale deep into the nanometer range, the manufacture of nanocircuits will become extremely complex and will inevitably introduce more defects, including more transient faults that appear during operation. For this reason, accurately calculating the reliability of future designs will be extremely critical for nanocircuit designers as they investigate design alternatives to optimize the tradeoffs between area-power-delay and reliability. However, accurate calculation of the reliability of large and highly connected circuits is complex and very time consuming. This paper presents a complete solution for estimating logic circuit reliability bounds with high accuracy in reasonable time, even for very large and complex circuits. The solution combines a novel criticality scoring algorithm to rank the reliability of individual input vectors with a heuristic search to find the input vector having the lowest reliability. The solution scales well with circuit size, and is independent of the interconnect complexity or the logic depth. Extensive computational results show that the speed of our method is orders of magnitude faster than exact solutions provided by Bayesian network exact inferences, while maintaining identical or sufficiently close accuracy.
引用
收藏
页码:1217 / 1229
页数:13
相关论文
共 50 条
  • [21] Accurate reliability analysis of concurrent checking circuits employing an efficient analytical method
    An, T.
    Liu, K.
    Cai, H.
    Naviner, L. A. de B.
    [J]. MICROELECTRONICS RELIABILITY, 2015, 55 (3-4) : 696 - 703
  • [22] RELIABILITY EVALUATION OF LOGIC-CIRCUITS
    ROCA, JL
    [J]. MICROELECTRONICS AND RELIABILITY, 1985, 25 (02): : 257 - 260
  • [23] RELIABILITY ANALYSIS OF LOGIC-CIRCUITS
    DESMARAIS, P
    KRIEGER, M
    [J]. MICROELECTRONICS AND RELIABILITY, 1977, 16 (01): : 29 - 33
  • [24] RELIABILITY OF LOGIC CIRCUITS WITH RANDOM INPUTS
    AGGARWAL, KK
    [J]. INTERNATIONAL JOURNAL OF ELECTRONICS, 1975, 39 (04) : 459 - 464
  • [25] SEQUENTIAL LOGIC CIRCUITS RELIABILITY ANALYSIS
    Jahanirad, Hadi
    Mohammadi, Karim
    [J]. JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2012, 21 (05)
  • [26] EFFICIENT CONFIDENCE BOUNDS FOR RELIABILITY
    JOHNS, MV
    [J]. TECHNOMETRICS, 1966, 8 (01) : 208 - &
  • [27] Faults, error bounds and reliability of nanoelectronic circuits
    Han, J
    Taylor, E
    Gao, JB
    Fortes, J
    [J]. 16TH INTERNATIONAL CONFERENCE ON APPLICATION-SPECIFIC SYSTEMS, ARCHITECTURE AND PROCESSORS, PROCEEDINGS, 2005, : 247 - 253
  • [28] Accurate and efficient Estimation of Dynamic Virtual Ground Voltage in Power Gated Circuits
    Garg, Lokesh
    Sahula, Vineet
    [J]. 2016 29TH INTERNATIONAL CONFERENCE ON VLSI DESIGN AND 2016 15TH INTERNATIONAL CONFERENCE ON EMBEDDED SYSTEMS (VLSID), 2016, : 252 - 257
  • [29] Accurate dynamic power estimation for CMOS combinational logic circuits with real gate delay model
    Fadl, Omnia S.
    Abu-Elyazeed, Mohamed F.
    Abdelhalim, Mohamed B.
    Amer, Hassanein H.
    Madian, Ahmed H.
    [J]. JOURNAL OF ADVANCED RESEARCH, 2016, 7 (01) : 89 - 94
  • [30] Accurate power estimation for CMOS circuits
    Shiue, WT
    [J]. IEEE REGION 10 INTERNATIONAL CONFERENCE ON ELECTRICAL AND ELECTRONIC TECHNOLOGY, VOLS 1 AND 2, 2001, : 829 - 833