Analyzing and reducing the impact of shorter data retention time on the performance of merged DRAM/logic LSIs

被引:0
|
作者
Kai, K [1 ]
Inoue, A
Ohsawa, T
Murakami, K
机构
[1] Inst Syst & Informat Technol KYUSHU, Fukuoka 8140001, Japan
[2] Kyushu Univ, Dept Comp Sci & Commun Engn, Kasuga, Fukuoka 8168580, Japan
关键词
Computer architecture - Logic circuits - LSI circuits;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In merged DRAM/logic LSIs, the DRAM portion could suffer from shorter data retention time because of heat and noise caused by the logic portion. In order to reconsider the DRAM data retention characteristics, this paper formulates and evaluates the performance degradation due to conflicts between normal DRAM accesses and refresh operations. Nest, this paper proposes a new DRAM refresh architecture which intends to reduce unnecessary refreshes. This architecture exploits multiple refresh periods. Each row is refreshed with the most appropriate period of them. Reducing the number of refreshes improves the accessibility to DRAM. It is shown that the method reduces the number of refreshes and the degree of the performance degradation of the logic portion.
引用
收藏
页码:1448 / 1454
页数:7
相关论文
共 50 条
  • [21] Reducing DRAM refresh power consumption by runtime profiling of retention time and dual-row activation
    Choi, Haerang
    Hong, Dosun
    Lee, Jaesung
    Yoo, Sungjoo
    MICROPROCESSORS AND MICROSYSTEMS, 2020, 72
  • [22] Spike Anneal Peak Temperature Impact on 1T-DRAM Retention Time
    Nissimoff, Albert
    Martino, Joao Antonio
    Aoulaiche, Marc
    Veloso, Anabela
    Witters, Liesbeth J.
    Simoen, Eddy
    Claeys, Cor
    IEEE ELECTRON DEVICE LETTERS, 2014, 35 (06) : 639 - 641
  • [23] Real impact of dynamic operation stress during burn-in on DRAM retention time
    Kim, IG
    Choi, SK
    Choi, JH
    Park, JS
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2004, 51 (04) : 603 - 608
  • [24] Prediction of data retention time distribution of DRAM by physics-based statistical simulation
    Jin, S
    Yi, JH
    Choi, JH
    Kang, DG
    Park, YJ
    Min, HS
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2005, 52 (11) : 2422 - 2429
  • [25] A Novel Capacitorless 1T DRAM Cell for Data Retention Time Improvement
    Lee, Woojun
    Choi, Woo Young
    IEEE TRANSACTIONS ON NANOTECHNOLOGY, 2011, 10 (03) : 462 - 466
  • [26] Understanding and Analyzing the Impact of Memory Controller's Scheduling Policies on DRAM's Energy and Performance
    Modgil, Aastha
    Nitin
    Sehgal, Vivek Kumar
    PROCEEDINGS OF THE 4TH INTERNATIONAL CONFERENCE ON ECO-FRIENDLY COMPUTING AND COMMUNICATION SYSTEMS, 2015, 70 : 399 - 406
  • [27] On temporal logic constraint solving for analyzing numerical data time series
    Fages, Francois
    Rizk, Aurelien
    THEORETICAL COMPUTER SCIENCE, 2008, 408 (01) : 55 - 65
  • [28] Enhancement of data retention time in DRAM using Step gaTed AsymmetRic(STAR) cell transistors
    Jang, MW
    Seo, MS
    Kim, YT
    Cha, SY
    Kim, YB
    Kim, SC
    Rhee, JH
    Cheong, JT
    Jung, TW
    Pyi, SH
    Kim, HG
    Jeong, JG
    Park, SK
    Park, SW
    PROCEEDINGS OF ESSDERC 2005: 35TH EUROPEAN SOLID-STATE DEVICE RESEARCH CONFERENCE, 2005, : 189 - 192
  • [29] Data-Aware DRAM Refresh to Squeeze the Margin of Retention Time in Hybrid Memory Cube
    Han, Yinhe
    Wang, Ying
    Li, Huawei
    Li, Xiaowei
    2014 IEEE/ACM INTERNATIONAL CONFERENCE ON COMPUTER-AIDED DESIGN (ICCAD), 2014, : 295 - 300
  • [30] Impact of the hydraulic retention time on the performance of a sulfidogenic bioreactor
    Klein, Robert
    Schloemann, Michael
    Zeng, Yun
    Wacker, Bernd
    Glombitza, Franz
    Janneck, Eberhard
    Muehling, Martin
    INTEGRATION OF SCIENTIFIC AND INDUSTRIAL KNOWLEDGE ON BIOHYDROMETALLURGY, 2013, 825 : 392 - +