A new hardware efficient design for the one dimensional discrete Fourier transform

被引:0
|
作者
Guo, JI [1 ]
Lin, CC [1 ]
机构
[1] Natl Chung Cheng Univ, Dept Comp Sci & Informat Engn, Chiayi 621, Taiwan
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper presents a new hardware efficient design for the one-dimensional (I-D) discrete Fourier transform (DFT). By combining the advantages of Distributed Arithmetic (DA) computation and features of the cyclic convolution, we can efficiently realize the I-D N-point DFT using small ROM modules and accumulators. To increase the ROM utilization, we first make all the N ROM modules identical and only share a ROM module in computing all the DFT outputs. Besides, we apply the ROM partition to further reduce the ROM cost with the overhead of slowing down-the speeds. This hardware efficient feature is very useful in-realizing the long length DFT with critical hardware requirement. Comparison results with the traditional DA-based designs show that the proposed design can reduce the ROM cost exponentially.
引用
收藏
页码:549 / 552
页数:4
相关论文
共 50 条
  • [41] Speedup of discrete Fourier transform by efficient modular arithmetic
    Zhang, Yi
    Sun, Mengdi
    Qi, Xin
    CONCURRENCY AND COMPUTATION-PRACTICE & EXPERIENCE, 2022, 34 (03):
  • [42] Three dimensional display based on discrete Fourier transform
    Nomura, T
    Katagiri, M
    Iwasaki, K
    Kako, N
    SHARP TECHNICAL JOURNAL, 1996, (64): : 11 - 14
  • [43] A new discrete Fourier transform randomness test
    Meihui CHEN
    Hua CHEN
    Limin FAN
    Shaofeng ZHU
    Wei XI
    Dengguo FENG
    ScienceChina(InformationSciences), 2019, 62 (03) : 90 - 105
  • [44] A power-aware IP core generator for the one-dimensional discrete Fourier transform
    Chien, CD
    Lin, CC
    Guo, JI
    Chen, TF
    2004 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL 3, PROCEEDINGS, 2004, : 637 - 640
  • [45] A new discrete Fourier transform randomness test
    Meihui Chen
    Hua Chen
    Limin Fan
    Shaofeng Zhu
    Wei Xi
    Dengguo Feng
    Science China Information Sciences, 2019, 62
  • [46] A new discrete Fourier transform randomness test
    Chen, Meihui
    Chen, Hua
    Fan, Limin
    Zhu, Shaofeng
    Xi, Wei
    Feng, Dengguo
    SCIENCE CHINA-INFORMATION SCIENCES, 2019, 62 (03)
  • [47] Generalized Discrete Fourier Transform: Theory and Design Methods
    Akansu, Ali N.
    Agirman-Tosun, Handan
    2009 IEEE SARNOFF SYMPOSIUM, CONFERENCE PROCEEDINGS, 2009, : 551 - 557
  • [48] ON THE DESIGN OF VLSI ARRAYS FOR DISCRETE FOURIER-TRANSFORM
    LIU, CM
    JEN, CW
    IEE PROCEEDINGS-G CIRCUITS DEVICES AND SYSTEMS, 1992, 139 (04): : 541 - 552
  • [49] Hardware signal processing unit for one-dimensional variable-length discrete wavelet transform
    Alejandro, OM
    de Jesus, RTR
    Alberto, VFJ
    2005 International Conference on Reconfigurable Computing and FPGAs (ReConFig 2005), 2005, : 32 - 36
  • [50] Recursive Fourier Transform Hardware
    van der Byl, Andrew
    Wilkinson, Richardt H.
    Inggs, Michael R.
    2011 IEEE RADAR CONFERENCE (RADAR), 2011, : 746 - 750