A new hardware efficient design for the one dimensional discrete Fourier transform

被引:0
|
作者
Guo, JI [1 ]
Lin, CC [1 ]
机构
[1] Natl Chung Cheng Univ, Dept Comp Sci & Informat Engn, Chiayi 621, Taiwan
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper presents a new hardware efficient design for the one-dimensional (I-D) discrete Fourier transform (DFT). By combining the advantages of Distributed Arithmetic (DA) computation and features of the cyclic convolution, we can efficiently realize the I-D N-point DFT using small ROM modules and accumulators. To increase the ROM utilization, we first make all the N ROM modules identical and only share a ROM module in computing all the DFT outputs. Besides, we apply the ROM partition to further reduce the ROM cost with the overhead of slowing down-the speeds. This hardware efficient feature is very useful in-realizing the long length DFT with critical hardware requirement. Comparison results with the traditional DA-based designs show that the proposed design can reduce the ROM cost exponentially.
引用
收藏
页码:549 / 552
页数:4
相关论文
共 50 条