FPGA Implementation of an Efficient FFT Processor for FMCW Radar Signal Processing

被引:14
|
作者
Heo, Jinmoo [1 ]
Jung, Yongchul [2 ]
Lee, Seongjoo [3 ]
Jung, Yunho [1 ,4 ]
机构
[1] Korea Aerosp Univ, Dept Smart Air Mobil, Goyang Si 10540, South Korea
[2] Korea Elect Technol Inst KETI, Seongnam 13509, South Korea
[3] Sejong Univ, Dept Informat & Commun Engn & Convergence Engn In, Seoul 05006, South Korea
[4] Korea Aerosp Univ, Sch Elect & Informat Engn, Goyang Si 10540, South Korea
关键词
fast Fourier transform (FFT); memory-based FFT architecture; frequency modulated continuous wave (FMCW) radar; field-programmable gate array (FPGA); ACCELERATOR;
D O I
10.3390/s21196443
中图分类号
O65 [分析化学];
学科分类号
070302 ; 081704 ;
摘要
This paper presents the design and implementation results of an efficient fast Fourier transform (FFT) processor for frequency-modulated continuous wave (FMCW) radar signal processing. The proposed FFT processor is designed with a memory-based FFT architecture and supports variable lengths from 64 to 4096. Moreover, it is designed with a floating-point operator to prevent the performance degradation of fixed-point operators. FMCW radar signal processing requires windowing operations to increase the target detection rate by reducing clutter side lobes, magnitude calculation operations based on the FFT results to detect the target, and accumulation operations to improve the detection performance of the target. In addition, in some applications such as the measurement of vital signs, the phase of the FFT result has to be calculated. In general, only the FFT is implemented in the hardware, and the other FMCW radar signal processing is performed in the software. The proposed FFT processor implements not only the FFT, but also windowing, accumulation, and magnitude/phase calculations in the hardware. Therefore, compared with a processor implementing only the FFT, the proposed FFT processor uses 1.69 times the hardware resources but achieves an execution time 7.32 times shorter.
引用
收藏
页数:16
相关论文
共 50 条
  • [31] Power efficient radar signal processor
    Salama, Y
    Fitzgerald, D
    Bright, G
    Rooks, J
    2005 IEEE International Radar, Conference Record, 2005, : 832 - 836
  • [32] FPGA Implementation of Pipelined CORDIC for Digital Demodulation in FMCW Radar
    Mandal, Amritakar
    Mishra, Rajesh
    INFOCOMMUNICATIONS JOURNAL, 2013, 5 (02): : 17 - 23
  • [33] An Optimised Processor for FMCW Radar
    Styles, Tim
    Wildman, Leon
    2014 44TH EUROPEAN MICROWAVE CONFERENCE (EUMC), 2014, : 1800 - 1803
  • [34] Area-efficient FPGA-based FFT processor
    Sansaloni, T
    Pérez-Pascual, A
    Valls, J
    ELECTRONICS LETTERS, 2003, 39 (19) : 1369 - 1370
  • [35] An Optimised Processor for FMCW Radar
    Styles, Tim
    Wildman, Leon
    2014 11TH EUROPEAN RADAR CONFERENCE (EURAD), 2014, : 497 - 500
  • [36] An Efficient Implementation Approach to FFT Processor for Spectral Analysis
    Hazarika, Jinti
    Khan, Mohd. Tasleem
    Ahamed, Shaik Rafi
    Nemade, Harshal B. B.
    IEEE TRANSACTIONS ON INSTRUMENTATION AND MEASUREMENT, 2023, 72
  • [37] The signal digital processing in the millimeter band FMCW radar
    Varavin, A. V.
    Ermak, G. P.
    Vasilev, A. S.
    Popov, I. V.
    SIXTH INT KHARKOV SYMPOSIUM ON PHYSICS AND ENGINEERING OF MICROWAVES, MILLIMETER AND SUBMILLIMETER WAVES/WORKSHOP ON TERAHERTZ TECHNOLOGIES, VOLS 1 AND 2, 2007, : 858 - +
  • [38] HC-FFT: highly configurable and efficient FFT implementation on FPGA
    Ergul, Pakize
    Ugurdag, H. Fatih
    Davutoglu, Dogancan
    TURKISH JOURNAL OF ELECTRICAL ENGINEERING AND COMPUTER SCIENCES, 2021, 29 (07) : 3150 - 3164
  • [39] Signal analysis and processing for discontinuous spectra FMCW radar
    Xiong, Jun-Zhi
    Yang, Zi-Jie
    Zhou, Hui-Lin
    Dianbo Kexue Xuebao/Chinese Journal of Radio Science, 2006, 21 (03): : 377 - 381
  • [40] Study on Signal Processing of FMCW Ground Penetrating Radar
    Liang, Huaqing
    He, Zhiqiang
    2009 INTERNATIONAL CONFERENCE ON MEASURING TECHNOLOGY AND MECHATRONICS AUTOMATION, VOL I, 2009, : 528 - 531