FPGA Implementation of an Efficient FFT Processor for FMCW Radar Signal Processing

被引:14
|
作者
Heo, Jinmoo [1 ]
Jung, Yongchul [2 ]
Lee, Seongjoo [3 ]
Jung, Yunho [1 ,4 ]
机构
[1] Korea Aerosp Univ, Dept Smart Air Mobil, Goyang Si 10540, South Korea
[2] Korea Elect Technol Inst KETI, Seongnam 13509, South Korea
[3] Sejong Univ, Dept Informat & Commun Engn & Convergence Engn In, Seoul 05006, South Korea
[4] Korea Aerosp Univ, Sch Elect & Informat Engn, Goyang Si 10540, South Korea
关键词
fast Fourier transform (FFT); memory-based FFT architecture; frequency modulated continuous wave (FMCW) radar; field-programmable gate array (FPGA); ACCELERATOR;
D O I
10.3390/s21196443
中图分类号
O65 [分析化学];
学科分类号
070302 ; 081704 ;
摘要
This paper presents the design and implementation results of an efficient fast Fourier transform (FFT) processor for frequency-modulated continuous wave (FMCW) radar signal processing. The proposed FFT processor is designed with a memory-based FFT architecture and supports variable lengths from 64 to 4096. Moreover, it is designed with a floating-point operator to prevent the performance degradation of fixed-point operators. FMCW radar signal processing requires windowing operations to increase the target detection rate by reducing clutter side lobes, magnitude calculation operations based on the FFT results to detect the target, and accumulation operations to improve the detection performance of the target. In addition, in some applications such as the measurement of vital signs, the phase of the FFT result has to be calculated. In general, only the FFT is implemented in the hardware, and the other FMCW radar signal processing is performed in the software. The proposed FFT processor implements not only the FFT, but also windowing, accumulation, and magnitude/phase calculations in the hardware. Therefore, compared with a processor implementing only the FFT, the proposed FFT processor uses 1.69 times the hardware resources but achieves an execution time 7.32 times shorter.
引用
收藏
页数:16
相关论文
共 50 条
  • [21] Implementation of the secondary surveillance radar signal processor based on DSP-FPGA
    Zhong, Rui
    Mao, Shi-Yi
    Zhang, Yong-Peng
    Liu, Xiang-Lin
    Xi Tong Gong Cheng Yu Dian Zi Ji Shu/Systems Engineering and Electronics, 2002, 24 (12):
  • [22] Parallel and Pipelined Hardware Implementation of Radar Signal Processing for an FMCW Multi-channel Radar
    Hyun, Eugin
    Kim, Sang-Dong
    Choi, Jun-Hyeok
    Yeom, Dong-Jin
    Lee, Jong-Hun
    ELEKTRONIKA IR ELEKTROTECHNIKA, 2015, 21 (02) : 65 - 71
  • [23] FPGA-based area-efficient specific radar signal processor
    Chen, H
    Liu, M
    Han, YQ
    PROCEEDINGS OF THE 8TH JOINT CONFERENCE ON INFORMATION SCIENCES, VOLS 1-3, 2005, : 408 - 411
  • [24] Signal Processing and Frequency Generation in FMCW RADAR
    Samala, Sreekiran
    2018 IEEE CUSTOM INTEGRATED CIRCUITS CONFERENCE (CICC), 2018,
  • [25] Cylindrical Phased Array Radar Signal Processing Design and FPGA Implementation
    Xie, Renhong
    Wang, Xing
    Dong, Bohao
    Wei, Junfeng
    Li, Peng
    Rui, Yibin
    TWELFTH INTERNATIONAL CONFERENCE ON SIGNAL PROCESSING SYSTEMS, 2021, 11719
  • [26] A Selector-Based FFT Processor and Its FPGA Implementation
    Hirai, Yuya
    Kawamura, Kazushi
    Yanagisawa, Masao
    Togawa, Nozomu
    PROCEEDINGS INTERNATIONAL SOC DESIGN CONFERENCE 2017 (ISOCC 2017), 2017, : 88 - 89
  • [27] FPGA implementation of Radix-22 Pipelined FFT Processor
    Saeed, Ahmed
    Elbably, M.
    Abdelfadeel, G.
    Eladawy, M. I.
    SIGNAL PROCESSING SYSTEMS, 2009, : 109 - +
  • [28] Implementation of a Pipeline Large-FFT Processor Based on the FPGA
    Ma, Yongkui
    Liang, Henghao
    COMMUNICATIONS, SIGNAL PROCESSING, AND SYSTEMS, 2019, 463 : 638 - 644
  • [29] Design & implementation of algorithm for linear sweep generation and signal processing for an FMCW radar altimeter
    Midhunkrishna, P. R.
    Lal, M. J.
    Joy, Sherly
    Mukundan, K. K.
    Namboothiripad, Narayanan M.
    2021 8TH INTERNATIONAL CONFERENCE ON SMART COMPUTING AND COMMUNICATIONS (ICSCC), 2021, : 140 - 144
  • [30] Power modeling and efficient FPGA implementation of FHT for signal processing
    Amira, Abbes
    Chandrasekaran, Shrutisagar
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2007, 15 (03) : 286 - 295