High-speed VLSI architecture for parallel Reed-Solomon decoder

被引:81
|
作者
Lee, H [1 ]
机构
[1] Univ Connecticut, Dept Elect & Comp Engn, Storrs, CT 06269 USA
关键词
arithmetic; communication; design; high-speed; parallel; pipeline; Reed-Solomon (RS) codes; very large scale integration (VLSI);
D O I
10.1109/TVLSI.2003.810782
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper presents high-speed parallel Reed-Solomon (RS) (255,239) decoder architecture using modified Euclidean algorithm for the high-speed multigigabit-per-second fiber optic systems. Pipelining and par allelizing allow inputs to be received at very high fiber-optic rates and outputs to be delivered at correspondingly high rates with minimum delay. Parallel processing architecture results in speed-ups of as much as or more than 10 Gb, since the maximum achievable clock frequency is generally bounded by the critical path of the modified Euclidean algorithm block. The parallel RS decoders have been designed and implemented with the 0.13-mum CMOS standard cell technology in a supply voltage of 1.1 V. It is suggested that a parallel RS decoder, which can keep up with optical transmission rates, i.e., 10 Gb/s and beyond, could be implemented. The proposed channel = 4 parallel RS decoder operates at a clock frequency of 770 MHz and has a data processing rate of 26.6 Gb/s.
引用
收藏
页码:288 / 294
页数:7
相关论文
共 50 条
  • [41] Reed-Solomon Decoder Architecture Using Bit-Parallel Systolic Multiplier
    Gosavi, Suvarna K.
    Ghodeswar, U. S.
    Sarate, G. G.
    COMPUTATIONAL INTELLIGENCE AND INFORMATION TECHNOLOGY, 2011, 250 : 122 - +
  • [42] A high-speed Reed-Solomon decoder using reformulation inversionless Berlekamp-Massey architecture for volume holographic storage
    Hu, DQ
    Xie, CS
    SIXTH INTERNATIONAL SYMPOSIUM ON OPTICAL STORAGE (ISOS 2002), 2003, 5060 : 308 - 311
  • [43] A parallel reed-solomon decoder on the imagine stream processor
    Wen, M
    Zhang, CY
    Wu, N
    Li, HY
    Li, L
    PARALLEL AND DISTRIBUTED PROCESSING AND APPLICATIONS, PROCEEDINGS, 2004, 3358 : 28 - 33
  • [44] High Speed Versatile Reed-Solomon Decoder for Correcting Errors and Erasures
    王华
    范光荣
    王平勤
    匡镜明
    Journal of Beijing Institute of Technology, 2008, (01) : 81 - 86
  • [45] A parallel Reed-Solomon decoder on the imagine stream processor
    Wen, Mei
    Zhang, Chunyuan
    Wu, Nan
    Li, Haiyan
    Li, Li
    Lecture Notes in Computer Science (including subseries Lecture Notes in Artificial Intelligence and Lecture Notes in Bioinformatics), 2004, 3358 : 28 - 33
  • [46] Efficient recursive cell architecture for the Reed-Solomon decoder
    Lee, DH
    Kim, JT
    JOURNAL OF THE KOREAN PHYSICAL SOCIETY, 2002, 40 (01) : 82 - 86
  • [47] Algorithm-based low-power/high-speed Reed-Solomon decoder design
    Raghupathy, Arun
    Liu, K.J.R.
    IEEE Transactions on Circuits and Systems II: Analog and Digital Signal Processing, 2000, 47 (11): : 1254 - 1270
  • [48] High-Speed Reed-Solomon Errors-and-Erasures Decoder Design with Burst Error Correcting
    Yuan, Bo
    Sha, Jin
    Li, Li
    Wang, Zhongfeng
    2009 IEEE 8TH INTERNATIONAL CONFERENCE ON ASIC, VOLS 1 AND 2, PROCEEDINGS, 2009, : 485 - +
  • [49] Algorithm-based low-power/high-speed Reed-Solomon decoder design
    Raghupathy, A
    Liu, KJR
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2000, 47 (11) : 1254 - 1270
  • [50] A new scalable VLSI architecture for Reed-Solomon decoders
    Wilhelm, W
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1999, 34 (03) : 388 - 396