An 8-b 250-Msample/s Power Optimized Pipelined A/D Converter in 0.18-μm CMOS

被引:0
|
作者
Hati, Manas Kumar [1 ]
Bhattacharyya, Tarun K. [1 ]
机构
[1] IIT Kharagpur, Adv Technol Dev Ctr, Kharagpur 721302, W Bengal, India
关键词
Analog to digital converter; DSSH; multiplying digital to analog converter (MDAC); figure of merit (FoM); dynamic comparator; ADCS;
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
The optimal pipeline analog to digital converter (ADC) architectures are analysed to determine the optimal partitioning and particular bits per stage for power optimization purpose. It is found in our design that the multi bit partitioning with 2.5 bits per stage resolution, is optimum in terms of power consumption compare to the 1.5 bits per stage for an 8-bit pipeline ADCs circuit. The optimal partitioning of the 8-bit ADC is realized with 2.5-2.5-2.5-2 cascading stages and another topology with 1.5-1.5-1.5-1.5-1.5-1.5-2 cascading stages employed with double sampling sample hold (DSSH) architecture. ADCs are implemented in 0.18 pm CMOS and 8-bit with 2.5 bits/stage resolution ADCs achieved 43 dB SINAD, 50.78 dB spurious free dynamic range (SFDR) for an input signal frequency of 1.7 MHz at 250 MSPS, and power consumption is 27 mW from a 1.8 V power supply. An 8-bit 1.5 bits/stage resolution ADC with the same technology process achieved 47.20 dB SINAD, 60.6 dB SFDR for an input signal frequency of 1.7 MHz at 250 MSPS, and power consumption is 49 mW from a 1.8 V power supply.
引用
收藏
页数:6
相关论文
共 50 条
  • [1] A 8-b 250-MS/S track-and-hold circuit in 0.18-μm CMOS
    Zhang, CM
    Shao, ZB
    Zhou, D
    Proceedings of 2005 IEEE International Workshop on VLSI Design and Video Technology, 2005, : 83 - 86
  • [2] An 8-b 100-MSample/s CMOS pipelined folding ADC
    Choe, MJ
    Song, BS
    Bacrania, K
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2001, 36 (02) : 184 - 194
  • [3] Low Power 10-b 250 Msample/s CMOS Cascaded Folding and Interpolating A/D Converter
    Cui, Zhi-Yuan
    Jin, Yong-Gao
    Kim, Nam-Soo
    Choi, Ho-Yong
    IEICE TRANSACTIONS ON ELECTRONICS, 2009, E92C (08): : 1073 - 1079
  • [4] A 250-mW, 8-b, 52-Msamples/s parallel-pipelined A/D converter with reduced number of amplifiers
    Nagaraj, K
    Fetterman, HS
    Anidjar, J
    Lewis, SH
    Renninger, RG
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1997, 32 (03) : 312 - 320
  • [5] 8-b 85-MS/s parallel pipeline A/D converter in 1-μm CMOS
    Conroy, Cormac S.G., 1600, (28):
  • [6] Low power 8-b CMOS current steering folding-interpolating A/D converter
    Cuong, Do Danh
    Cui, Zhi-Yuan
    Kim, Nam-Soo
    Lee, Kie-Yong
    Choi, Ho-Yong
    IEICE TRANSACTIONS ON ELECTRONICS, 2008, E91C (01): : 81 - 86
  • [7] AN 8-B 85-MS/S PARALLEL PIPELINE A/D CONVERTER IN 1-MU-M CMOS
    CONROY, CSG
    CLINE, DW
    GRAY, PR
    IEICE TRANSACTIONS ON ELECTRONICS, 1993, E76C (05) : 787 - 794
  • [8] AN 8-B 85-MS/S PARALLEL PIPELINE A/D CONVERTER IN 1-MU-M CMOS
    CONROY, CSG
    CLINE, DW
    GRAY, PR
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1993, 28 (04) : 447 - 454
  • [9] A power optimized 13-b Msamples/s pipelined analog-to-digital converter in 1.2 mu m CMOS
    Cline, DW
    Gray, PR
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1996, 31 (03) : 294 - 303
  • [10] A 30-mW 8-b 125-MS/s pipelined ADC in 0.13-μm CMOS
    Heedley, Perry L.
    Dyer, Kenneth C.
    Matthews, Thomas W.
    Isakanian, Patrick
    Thanh, Chuc
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2008, 56 (1-2) : 43 - 51