Physically and Algorithmically Secure Logic Locking with Hybrid CMOS/Nanomagnet Logic Circuits

被引:0
|
作者
Edwards, Alexander J. [1 ]
Hassan, Naimul [1 ]
Bhattacharya, Dhritiman [2 ]
Shihab, Mustafa M. [1 ]
Zhou, Peng [1 ]
Hu, Xuan [1 ]
Atulasimha, Jayasimha [2 ]
Makris, Yiorgos [1 ]
Friedman, Joseph S. [1 ]
机构
[1] Univ Texas Dallas, Dept Elect & Comp Engn, Richardson, TX 75080 USA
[2] Virginia Commonwealth Univ, Dept Mech & Nucl Engn, Med Coll Virginia Campus, Richmond, VA 23284 USA
关键词
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
The successful logic locking of integrated circuits requires that the system be secure against both algorithmic and physical attacks. In order to provide resilience against imaging techniques that can detect electrical behavior, we recently proposed an approach for physically and algorithmically secure logic locking with strain-protected nanomagnet logic (NML). While this NML system exhibits physical and algorithmic security, the fabrication imprecision, noise-related errors, and slow speed of NML incur a significant security overhead cost. In this paper, we therefore propose a hybrid CMOS/NML logic locking solution in which NML islands provide security within a system primarily composed of CMOS, thereby providing physical and algorithmic security with minimal overhead. In addition to describing this proposed system, we also develop a framework for device/system co-design techniques that consider trade-offs regarding the efficiency and security.
引用
收藏
页码:17 / 22
页数:6
相关论文
共 50 条
  • [31] Multilevel logic synthesis using hybrid pass logic and CMOS topologies
    Yip, K
    Al-Khalili, D
    IEE PROCEEDINGS-CIRCUITS DEVICES AND SYSTEMS, 2003, 150 (05): : 445 - 452
  • [32] A Reliability-Enhanced Differential Sensing Amplifier for Hybrid CMOS/MTJ Logic Circuits
    Wang, Chengzhi
    Yang, Tianqi
    Han, Min
    Wang, Dongsheng
    ELECTRONICS, 2023, 12 (02)
  • [33] A new static differential design style for hybrid SET-CMOS logic circuits
    Abutaleb, M. M.
    JOURNAL OF COMPUTATIONAL ELECTRONICS, 2015, 14 (01) : 329 - 340
  • [34] Separated Precharge Sensing Amplifier for Deep Submicrometer MTJ/CMOS Hybrid Logic Circuits
    Kang, Wang
    Deng, Erya
    Klein, Jacques-Olivier
    Zhang, Yue
    Zhang, Youguang
    Chappert, Claude
    Ravelosona, Dafine
    Zhao, Weisheng
    IEEE TRANSACTIONS ON MAGNETICS, 2014, 50 (06)
  • [35] Strong Anti-SAT: Secure and Effective Logic Locking
    Liu, Yuntao
    Zuzak, Michael
    Xie, Yang
    Chakraborty, Abhishek
    Srivastava, Ankur
    PROCEEDINGS OF THE TWENTYFIRST INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN (ISQED 2020), 2020, : 199 - 205
  • [36] Majority Logic Gate Synthesis Approaches for Post-CMOS Logic Circuits: A Review
    Vemuru, Srinivasa
    Wang, Peng
    Niamat, Mohammed
    2014 IEEE INTERNATIONAL CONFERENCE ON ELECTRO/INFORMATION TECHNOLOGY (EIT), 2014, : 284 - 289
  • [37] Provably-Secure Logic Locking: From Theory To Practice
    Yasin, Muhammad
    Sengupta, Abhrajit
    Nabeel, Mohammed Thari
    Ashraf, Mohammed
    Rajendran, Jeyavijayan
    Sinanoglu, Ozgur
    CCS'17: PROCEEDINGS OF THE 2017 ACM SIGSAC CONFERENCE ON COMPUTER AND COMMUNICATIONS SECURITY, 2017, : 1601 - 1618
  • [38] Towards Provably Secure Logic Locking for Hardening Hardware Security
    Yasin, Muhammad
    Sinanoglu, Ozgur
    2018 IEEE INTERNATIONAL TEST CONFERENCE (ITC), 2018,
  • [39] Integration of CMOS Logic Circuits with Lateral Power MOSFET
    Cui, Zhi-Yuan
    Park, Jung-Woong
    Lee, Chan-Soo
    Kim, Nam-Soo
    FOURTH INTERNATIONAL CONFERENCE ON INTELLIGENT SYSTEMS, MODELLING AND SIMULATION (ISMS 2013), 2013, : 615 - 618
  • [40] Switched-current CMOS ternary logic circuits
    U.A.E. Univ, Al-Ain, United Arab Emirates
    Int J Electron, 5 (617-625):