Physically and Algorithmically Secure Logic Locking with Hybrid CMOS/Nanomagnet Logic Circuits

被引:0
|
作者
Edwards, Alexander J. [1 ]
Hassan, Naimul [1 ]
Bhattacharya, Dhritiman [2 ]
Shihab, Mustafa M. [1 ]
Zhou, Peng [1 ]
Hu, Xuan [1 ]
Atulasimha, Jayasimha [2 ]
Makris, Yiorgos [1 ]
Friedman, Joseph S. [1 ]
机构
[1] Univ Texas Dallas, Dept Elect & Comp Engn, Richardson, TX 75080 USA
[2] Virginia Commonwealth Univ, Dept Mech & Nucl Engn, Med Coll Virginia Campus, Richmond, VA 23284 USA
关键词
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
The successful logic locking of integrated circuits requires that the system be secure against both algorithmic and physical attacks. In order to provide resilience against imaging techniques that can detect electrical behavior, we recently proposed an approach for physically and algorithmically secure logic locking with strain-protected nanomagnet logic (NML). While this NML system exhibits physical and algorithmic security, the fabrication imprecision, noise-related errors, and slow speed of NML incur a significant security overhead cost. In this paper, we therefore propose a hybrid CMOS/NML logic locking solution in which NML islands provide security within a system primarily composed of CMOS, thereby providing physical and algorithmic security with minimal overhead. In addition to describing this proposed system, we also develop a framework for device/system co-design techniques that consider trade-offs regarding the efficiency and security.
引用
收藏
页码:17 / 22
页数:6
相关论文
共 50 条
  • [21] ROBUST TESTING OF CMOS LOGIC-CIRCUITS
    JHA, NK
    COMPUTERS & ELECTRICAL ENGINEERING, 1989, 15 (01) : 19 - 28
  • [22] TESTING OF ZIPPER CMOS LOGIC-CIRCUITS
    TONG, Q
    JHA, NK
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1990, 25 (03) : 877 - 880
  • [23] DPA leakage models for CMOS logic circuits
    Suzuki, D
    Saeki, M
    Ichikawa, T
    CRYPTOGRAPHIC HARDWARE AND EMBEDDED SYSTEMS - CHES 2005, PROCEEDINGS, 2005, 3659 : 366 - 382
  • [24] Leakage current reduction in CMOS logic circuits
    Lin, HY
    Lin, CS
    Chiou, LY
    Liu, BD
    PROCEEDINGS OF THE 2004 IEEE ASIA-PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS, VOL 1 AND 2: SOC DESIGN FOR UBIQUITOUS INFORMATION TECHNOLOGY, 2004, : 349 - 352
  • [25] Delay Modeling of CMOS/CPL logic circuits
    Wan, YZ
    Shams, M
    2005 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), VOLS 1-6, CONFERENCE PROCEEDINGS, 2005, : 5613 - 5616
  • [26] CMOS QUATERNARY LOGIC ENCODER DECODER CIRCUITS
    ABDELBARR, MH
    INTERNATIONAL JOURNAL OF ELECTRONICS, 1991, 71 (02) : 279 - 295
  • [27] CMOS INTEGRATED-CIRCUITS FOR MULTIVALUED LOGIC
    MOUFTAH, HT
    SMITH, KC
    INTERNATIONAL JOURNAL OF ELECTRONICS, 1985, 58 (01) : 43 - 50
  • [28] REGENERATIVE LOGIC-CIRCUITS WITH CMOS TRANSISTORS
    DOKIC, BL
    BUNDALO, ZV
    INTERNATIONAL JOURNAL OF ELECTRONICS, 1985, 58 (06) : 907 - 920
  • [29] Hybrid Resistor/FET-Logic Demultiplexer Architecture Design for Hybrid CMOS/Nanodevice Circuits
    Li, Shu
    Zhang, Tong
    2007 IEEE INTERNATIONAL CONFERENCE ON COMPUTER DESIGN, VOLS, 1 AND 2, 2007, : 575 - 580
  • [30] Recent Development in Efficient Adiabatic Logic Circuits and Power Analysis with CMOS Logic
    Sanadhya, Minakshi
    Kumar, M. Vinoth
    3RD INTERNATIONAL CONFERENCE ON RECENT TRENDS IN COMPUTING 2015 (ICRTC-2015), 2015, 57 : 1299 - 1307