Design and Simulation of Digital Frequency Meter using VHDL

被引:0
|
作者
Pardhu, Thottempudi [1 ]
Harshitha, Sunkara [1 ]
机构
[1] Marri Laxman Reddy Inst Technol & Management, Dept ECE, Hyderabad, Andhra Pradesh, India
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The main aim of this paper is to design the digital frequency meter with frequency analyzing module. As a measuring frequency's instrument, the cymometer often refer to as electronic counter in modern electronic technology. Its basic function is to measure the signal frequency and this frequency counter has a wide range of applications. It is not only used in the general simple instrument's measurement, but also used in teaching, research, high-precision instruments measuring, industrial control and other areas. Currently, the high-performance and simplestructure electronic products have become the mainstay of market. In this project the cymometer not only measure the frequency but also determines the jitter, glitches status etc., Digital Frequency Meter were designed using VHDL language and simulated using Modelsim 6.3v simulator. In order to increase the efficiency of the system, sleep mode concept is introduced, which reduces unwanted circuit power utilization.
引用
收藏
页数:5
相关论文
共 50 条