Efficient processor instruction set extension by asynchronous reconfigurable datapath integration

被引:0
|
作者
Becker, J [1 ]
Thomas, A [1 ]
Scheer, M [1 ]
机构
[1] Univ Karlsruhe, Inst Tech Informationsverarbeitung, ITIV, D-76128 Karlsruhe, Germany
关键词
D O I
10.1109/SBCCI.2003.1232835
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Nowadays, the datapaths of modern microprocessors reach their limits by using static instruction sets. A way out of this limitations is a dynamic reconfigurable processor datapath extension achieved by integrating traditional static datapaths with the coarse-grain dynamic reconfigurable XPP-architecture (eXtreme Processing Platform). Therefore, a loosely asynchronous coupling mechanism of the corresponding datapath units has been developed and integrated onto a CMOS 0.13 mum standard cell technology from UMC. Here the SPARC compatible LEON processor is used, whereas its static pipelined instruction datapath has been extended to be configured and personalized for specific applications. This allows a various and efficient use, e.g. in streaming application domains like MPEG-4, digital filters, mobile communication modulation, etc. The chosen coupling technique allows asynchronous concurrency of the additionally configured compound instructions, which are integrated into the programming and compilation environment of the LEON processor.
引用
收藏
页码:237 / 242
页数:6
相关论文
共 50 条
  • [1] Asynchronous integration of coarse-grained reconfigurable XPP-arrays into pipelined RISC processor datapath
    Becker, Juergen
    Thomas, Alexander
    Scheer, Maik
    [J]. VLSI-SOC: FROM SYSTEMS TO CHIPS, 2006, 200 : 263 - +
  • [2] Reconfigurable instruction set extension for enabling ECC on an 8-bit processor
    Kumar, S
    Paar, C
    [J]. FIELD-PROGRAMMABLE LOGIC AND APPLICATIONS, PROCEEDINGS, 2004, 3203 : 586 - 595
  • [3] Scalable processor instruction set extension
    Becker, J
    Thomas, A
    [J]. IEEE DESIGN & TEST OF COMPUTERS, 2005, 22 (02): : 136 - 148
  • [4] Performance Evaluation of a Reconfigurable Instruction Set Processor
    Mehdipour, Farhad
    Noori, Hamid
    Honda, Hiroaki
    Inoue, Koji
    Murakami, Kazuaki
    [J]. ISOCC: 2008 INTERNATIONAL SOC DESIGN CONFERENCE, VOLS 1-3, 2008, : 184 - +
  • [5] A VLIW processor with reconfigurable instruction set for embedded applications
    Lodi, A
    Toma, M
    Campi, F
    Cappelli, A
    Canegallo, R
    Guerrieri, R
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2003, 38 (11) : 1876 - 1886
  • [6] A VLIW processor with reconfigurable instruction set for embedded applications
    Campi, F
    Toma, M
    Lodi, A
    Cappelli, A
    Canegallo, R
    Guerrieri, R
    [J]. 2003 IEEE INTERNATIONAL SOLID-STATE CIRCUITS CONFERENCE: DIGEST OF TECHNICAL PAPERS, 2003, 46 : 250 - +
  • [7] Intelligent Reconfigurable Instruction Set Processor (IRISP) design
    Aziz-Ur-Rehaman
    Syed, Aqeel A.
    Iqbal, M. Aqeel
    [J]. INMIC 2007: PROCEEDINGS OF THE 11TH IEEE INTERNATIONAL MULTITOPIC CONFERENCE, 2007, : 116 - 121
  • [8] Lightweight Cryptographic Instruction Set Extension on Xtensa Processor
    Eisenkraemer, Gabriel H.
    Moraes, Fernando G.
    de Oliveira, Leonardo L.
    Carara, Everton
    [J]. 2020 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2020,
  • [9] Exploring opportunities to improve the performance of a reconfigurable instruction set processor
    Vassiliadis, N.
    Theodoridis, G.
    Nikolaidis, S.
    [J]. INTERNATIONAL JOURNAL OF ELECTRONICS, 2007, 94 (05) : 481 - 500
  • [10] The Design of Reconfigurable Instruction Set Processor Based on ARM Architecture
    Yin, Jinyong
    Xu, Zhenpeng
    Fang, Xinmo
    Zhou, Xihao
    [J]. ADVANCED COMPUTER ARCHITECTURE, 2018, 908 : 66 - 78