Architecture design of reconfigurable pipelined datapaths

被引:52
|
作者
Cronquist, DC [1 ]
Fisher, C [1 ]
Figueroa, M [1 ]
Franklin, P [1 ]
Ebeling, C [1 ]
机构
[1] Univ Washington, Dept Comp Sci & Engn, Seattle, WA 98195 USA
关键词
D O I
10.1109/ARVLSI.1999.756035
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper examines reconfigurable pipelined datapaths (RaPiDs), a new architecture style for computation-intensive applications that bridges the cost/performance gap between general purpose and application specific architectures. RaPiDs can, provide significantly higher performance than general purpose processors on a wide range of applications from the areas of video and signal processing, scientific computing, and communications. Moreover, RaPiDs provide the flexibility that doesn't come with application-specific architectures. A RaPiD architecture is optimized for highly repetitive, computationally-intensive tasks. Very deep application-specific computation pipelines can be configured that deliver very high performance for a wide range of applications. RaPiDs achieve this using a coarse-grained reconfigurable architecture that mites the appropriate amount of static configuration with dynamic control. We describe the fundamental features of a RaPiD architecture, including the linear array of functional units, a programmable segmented bus structure, and a programmable control architecture. In addition, we outline the floorplan of the architecture and provide timing data for the most critical paths. The conclude with performance numbers for several applications on an instance of a RaPiD architecture.
引用
收藏
页码:23 / 40
页数:18
相关论文
共 50 条
  • [31] Design and implementation of a reconfigurable architecture for DSP
    Yang, Y
    Mao, ZG
    Lai, FC
    Zhao, B
    Xia, YF
    2003 5TH INTERNATIONAL CONFERENCE ON ASIC, VOLS 1 AND 2, PROCEEDINGS, 2003, : 401 - 404
  • [32] Methodology for reconfigurable fixture architecture design
    Bejlegaard, Mads
    ElMaraghy, Waguih
    Brunoe, Thomas D.
    Andersen, Ann-Louise
    Nielsen, Kjeld
    CIRP JOURNAL OF MANUFACTURING SCIENCE AND TECHNOLOGY, 2018, 23 : 172 - 186
  • [33] Design and Control Concept for Reconfigurable Architecture
    Christoforou, Eftychios G.
    Mueller, Andreas
    Phocas, Marios C.
    Matheou, Maria
    Arnos, Socrates
    JOURNAL OF MECHANICAL DESIGN, 2015, 137 (04)
  • [34] Wiring Control by RTL Design for Reconfigurable Wave-Pipelined Circuits
    Sato, Tomoaki
    Chivapreecha, Sorawat
    Moungnoul, Phichet
    2014 ASIA-PACIFIC SIGNAL AND INFORMATION PROCESSING ASSOCIATION ANNUAL SUMMIT AND CONFERENCE (APSIPA), 2014,
  • [35] Variable-rate pipelined multiplier design for reconfigurable DSP applications
    Hong, S
    Chin, SS
    Connaway, C
    2002 45TH MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL I, CONFERENCE PROCEEDINGS, 2002, : 587 - 590
  • [36] Reconfigurable Pipelined Control Systems
    Sanchez, Robinson Medina
    Nikkhah, Shayan Tabatabaei
    Goswami, Dip
    Heemels, Maurice
    Stuijk, Sander
    Basten, Twan
    IEEE DESIGN & TEST, 2021, 38 (05) : 17 - 24
  • [37] A pipelined reconfigurable architecture for real-time image processing of robot vision servoing
    Wang, Fuzhi
    Huang, Dagui
    Sheng, Ge
    2007 IEEE INTERNATIONAL CONFERENCE ON MECHATRONICS AND AUTOMATION, VOLS I-V, CONFERENCE PROCEEDINGS, 2007, : 2264 - 2269
  • [38] RaPiD - reconfigurable pipelined datapath
    Ebeling, C.
    Cronquist, D.C.
    Franklin, P.
    Lecture Notes in Computer Science, 1142
  • [39] Design of low-power on-line reconfigurable datapaths using self-checking circuits
    Kakarountas, AP
    Kokkinos, V
    Goutis, CE
    ICECS 2001: 8TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS, VOLS I-III, CONFERENCE PROCEEDINGS, 2001, : 1565 - 1568
  • [40] Design of pipelined architecture for hierarchical block-matching algorithm
    Kim, Hyung Chul, 1600, Inst of Electronics, Inf & Commun Engineers of Japan, Tokyo, Japan (E78-D):