Verilog Implementation of Genetic Algorithm for Minimum Leakage Vector in Input Vector Control Approach

被引:0
|
作者
LeelaRani, V. [1 ]
MadhaviLatha, M. [2 ]
机构
[1] GVP Coll Engn, Dept ECE, Visakhapatnam, Andhra Pradesh, India
[2] JNTU Coll Engn, Dept ECE, Hyderabad, Andhra Pradesh, India
关键词
leakage power; genetic algorithm; Minimum leakage vector; Verilog HDL implementation;
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Leakage power dissipation plays a major role in the total power dissipation with the advancement in the technology. Reduction of leakage power is of top concern in the present trend of nanotechnology. Input Vector Control (IVC) is one of the approaches used for static power reduction during standby mode. Leakage in a circuit depends on input vector applied at primary inputs due to stacking effect. Minimum leakage vector (MLV) is the input vector to which a circuit can offer a minimum leakage for a given set of test inputs. This paper presents MLV for various test circuits using genetic algorithm. The algorithm is implemented in Verilog HDL to obtain MLV. Results explores that heuristic approaches can be considered as better algorithms in finding optimum solution. Another advantage found during simulation is that implementation of algorithm in HDL converges in less number of iterations with runtime savings compared to random search method.
引用
收藏
页码:132 / 136
页数:5
相关论文
共 50 条
  • [1] Fast algorithm for leakage power reduction by input vector control
    Institute of Computing Technology, Chinese Academy of Sciences, Beijing 100080, China
    不详
    Jisuanji Yanjiu yu Fazhan, 2006, 5 (946-952):
  • [2] Fast algorithm for leakage power reduction by input vector control
    Chang, XT
    Fan, DR
    Han, YH
    Zhang, ZM
    Li, XW
    2005 6TH INTERNATIONAL CONFERENCE ON ASIC PROCEEDINGS, BOOKS 1 AND 2, 2005, : 98 - 101
  • [3] SoC leakage power reduction algorithm by input vector control
    Chang, Xiaotao
    Fan, Dongrui
    Han, Yinhe
    Zhang, Zhimin
    2005 INTERNATIONAL SYMPOSIUM ON SYSTEM-ON-CHIP, PROCEEDINGS, 2005, : 86 - 89
  • [4] An algorithm to minimize leakage through simultaneous input vector control and circuit modification
    Jayakumar, Nikhil
    Khatri, Sunil P.
    2007 DESIGN, AUTOMATION & TEST IN EUROPE CONFERENCE & EXHIBITION, VOLS 1-3, 2007, : 618 - 623
  • [5] A combined gate replacement and input vector control approach for leakage current reduction
    Yuan, L
    Qu, G
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2006, 14 (02) : 173 - 182
  • [6] A Fast Input Vector Control Approach for Sub-threshold Leakage Power Reduction
    Rjoub, Abdoul
    Alajlouni, Almotasem Bellah
    Almanasrah, Hassan
    2012 16TH IEEE MEDITERRANEAN ELECTROTECHNICAL CONFERENCE (MELECON), 2012, : 84 - 87
  • [7] A Novel Leakage-Estimation Method for Input Vector Control
    Keil, Hans-Peter
    Momeni, Massoud
    Guntoro, Andre
    Ortiz, Alberto Garcia
    Glesner, Manfred
    2008 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS (APCCAS 2008), VOLS 1-4, 2008, : 570 - 573
  • [8] Minimum leakage vector pattern estimation
    Chinta, V.
    Kudithipudi, D.
    2007 50TH MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-3, 2007, : 864 - 867
  • [9] Exact and heuristic approaches to input vector control for leakage power reduction
    Gao, F
    Hayes, JP
    ICCAD-2004: INTERNATIONAL CONFERENCE ON COMPUTER AIDED DESIGN, IEEE/ACM DIGEST OF TECHNICAL PAPERS, 2004, : 527 - 532
  • [10] On the Efficacy of Input Vector Control to Mitigate NBTI Effects and Leakage Power
    Wang, Yu
    Chen, Xiaoming
    Wang, Wenping
    Balakrishnan, Varsha
    Cao, Yu
    Xie, Yuan
    Yang, Huazhong
    ISQED 2009: PROCEEDINGS 10TH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN, VOLS 1 AND 2, 2009, : 19 - +