Verilog Implementation of Genetic Algorithm for Minimum Leakage Vector in Input Vector Control Approach

被引:0
|
作者
LeelaRani, V. [1 ]
MadhaviLatha, M. [2 ]
机构
[1] GVP Coll Engn, Dept ECE, Visakhapatnam, Andhra Pradesh, India
[2] JNTU Coll Engn, Dept ECE, Hyderabad, Andhra Pradesh, India
关键词
leakage power; genetic algorithm; Minimum leakage vector; Verilog HDL implementation;
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Leakage power dissipation plays a major role in the total power dissipation with the advancement in the technology. Reduction of leakage power is of top concern in the present trend of nanotechnology. Input Vector Control (IVC) is one of the approaches used for static power reduction during standby mode. Leakage in a circuit depends on input vector applied at primary inputs due to stacking effect. Minimum leakage vector (MLV) is the input vector to which a circuit can offer a minimum leakage for a given set of test inputs. This paper presents MLV for various test circuits using genetic algorithm. The algorithm is implemented in Verilog HDL to obtain MLV. Results explores that heuristic approaches can be considered as better algorithms in finding optimum solution. Another advantage found during simulation is that implementation of algorithm in HDL converges in less number of iterations with runtime savings compared to random search method.
引用
收藏
页码:132 / 136
页数:5
相关论文
共 50 条
  • [21] An optimization approach for environmental control using quantum genetic algorithm and support vector regression
    Lu, Miao
    Gao, Pan
    Li, Huimin
    Sun, Zhangtong
    Yang, Ning
    Hu, Jin
    COMPUTERS AND ELECTRONICS IN AGRICULTURE, 2023, 215
  • [22] Input vector reordering for leakage power reduction in FPGAs
    Hassan, Hassan
    Anis, Mohab
    Elmasry, Mohamed
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2008, 27 (09) : 1555 - 1564
  • [23] Minimum leakage vector with sparse power gating - A Combinational approach for standby leakage power reduction in CMOS circuits
    Udayanga, G. W. G. K. N.
    Thayaparan, S.
    2019 4TH IEEE INTERNATIONAL CIRCUITS AND SYSTEMS SYMPOSIUM (ICSYS), 2019,
  • [24] An Efficient Algorithm for Tracing Minimum Leakage Current Vector in Deep-Sub Micron Circuits
    Jose, Philip C.
    Karthikeyan, S.
    Batri, K.
    Sivanantham, S.
    ADVANCED COMPUTING AND COMMUNICATION TECHNOLOGIES, 2016, 452 : 59 - 69
  • [25] A vector approach to cryptography implementation
    Fournier, Jacques J. A.
    Moore, Simon
    DIGITAL RIGHTS MANAGEMENT: TECHNOLOGIES, ISSUES, CHALLENGES AND SYSTEMS, 2006, 3919 : 277 - 297
  • [26] Minimum Leakage Vector Computation using Weighted Partial MaxSAT
    Singh, Amrinder
    Gulati, Kanupriya
    Khatri, Sunil P.
    53RD IEEE INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, 2010, : 201 - 204
  • [27] Probabilistic method to determine the minimum leakage vector for combinational designs
    Gulati, Kanupriya
    Jayakumar, Nikhil
    Khatri, Sunil P.
    2006 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, PROCEEDINGS, 2006, : 2241 - +
  • [28] FPGA implementation of genetic vector quantizers
    Ou, Chien-Min
    NEUROCOMPUTING, 2010, 73 (10-12) : 2125 - 2131
  • [29] NBTI-aware adaptive minimum leakage vector selection using a linear programming approach
    Yang, Zhiming
    Yu, Yang
    Zhang, Chengcheng
    Peng, Xiyuan
    INTEGRATION-THE VLSI JOURNAL, 2016, 53 : 126 - 137
  • [30] A Simultaneous Input Vector Control and Circuit Modification Technique to Reduce Leakage with Zero Delay Penalty
    Jayakumar, Nikhil
    Khatri, Sunil P.
    ACM TRANSACTIONS ON DESIGN AUTOMATION OF ELECTRONIC SYSTEMS, 2010, 16 (01)