Current-mode analogue interface for high-speed low-current differential signalling

被引:0
|
作者
Rao, Pasupureddi V. S. [1 ]
Mandal, Pradip [1 ]
机构
[1] Indian Inst Technol, Dept Elect & Elect Commun Engn, Kharagpur 721302, W Bengal, India
关键词
current-mode interface; high-speed circuits; electrical link; transimpedance amplifier;
D O I
10.1080/00207217.2010.482022
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this work, we propose high-speed low-current differential signalling (LCDS) over an electrical chip-to-chip interconnect by using a common-gate transimpedance amplifier followed by a common-source TIA stage. LCDS uses a current-mode receiver compared to a conventional voltage-mode receiver used in most of the signalling technologies such as low-voltage differential signalling, voltage-mode signalling and current-mode logic. The minimum detectable signal level possible with a current-mode receiver for the targeted bit-error rate (BER) makes LCDS an attractive choice. Also the input impedance of the LCDS receiver can be made equal to 100 differential for matching the characteristic impedance of electrical chip-to-chip interconnect. The complete design, analysis and noise characterisation of the TIA front-end is presented. The CGCSTIA is implemented in 1.8V, 0.18m digital CMOS technology. The input-referred noise current and 3-dB bandwidth of the receiver are 1.57A and 5.75GHz, respectively. For the targeted BER of 10-12, a data transfer rate of 6Gb/s is achieved, while transmitting the data over a FR4 PCB trace of length 20cm. The power dissipated in the current-mode receiver is 3.6mW.
引用
收藏
页码:1007 / 1020
页数:14
相关论文
共 50 条
  • [21] A new current-mode receiver for high-speed electrical/optical link
    Rao, P. Vijaya Sankara
    Mandal, Pradip
    AEU-INTERNATIONAL JOURNAL OF ELECTRONICS AND COMMUNICATIONS, 2011, 65 (02) : 107 - 116
  • [22] A high-speed complementary current-mode Gm-C filter
    Wu, Xu
    He, Long
    Li, Lianming
    IEICE ELECTRONICS EXPRESS, 2022, 19 (07):
  • [23] Accurate high-speed performance prediction for full differential current-mode logic: The effect of dielectric anisotropy
    Garg, A
    Le Coz, YL
    Greub, HJ
    Iverson, RB
    Philhower, RF
    Campbell, PM
    Maier, CA
    Steidl, SA
    Ernest, MW
    Kraft, RP
    Carlough, SR
    Perry, JW
    Krawczyk, TW
    McDonald, JF
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 1999, 18 (02) : 212 - 219
  • [24] Low-current operation of high-speed InP/InGaAs heterojunction bipolar transistors
    Nakajima, H
    Kurishima, KJ
    Yamahata, SJ
    Kobayashi, T
    Matsuoka, Y
    SOLID-STATE ELECTRONICS, 1996, 39 (04) : 439 - 444
  • [25] High speed current-mode signalling for interconnects considering transmission line and crosstalk effects
    Tabrizi, Mohammad Moghaddam
    Masoumi, Nasser
    Deilami, Mahsa
    2007 50TH MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-3, 2007, : 13 - +
  • [26] High performance Current-Mode Differential logic
    Zhang, Ling
    Liu, Jianhua
    Zhu, Haikun
    Cheng, Chung-Kuan
    Hashimoto, Masanori
    2008 ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE, VOLS 1 AND 2, 2008, : 696 - +
  • [27] Low-voltage, high-speed, and high-precision current-mode sample-and-hold circuit
    Sugimoto, Yasuhiro
    Kakitani, Hisao
    Tsurumi, Hiroyuki
    Electronics and Communications in Japan, Part II: Electronics (English translation of Denshi Tsushin Gakkai Ronbunshi), 1995, 78 (07): : 68 - 81
  • [28] Energy Optimization for Current-mode Signaling in High-Speed On-Chip Interconnects
    Irfansyah, Astria Nur
    Lehmann, Torsten
    Nooshabadi, Saeid
    ICIAS 2007: INTERNATIONAL CONFERENCE ON INTELLIGENT & ADVANCED SYSTEMS, VOLS 1-3, PROCEEDINGS, 2007, : 1306 - 1311
  • [29] LOW-VOLTAGE, HIGH-SPEED, AND HIGH-PRECISION CURRENT-MODE SAMPLE-AND-HOLD CIRCUIT
    SUGIMOTO, Y
    KAKITANI, H
    TSURUMI, H
    ELECTRONICS AND COMMUNICATIONS IN JAPAN PART II-ELECTRONICS, 1995, 78 (07): : 68 - 81
  • [30] A HIGH-SPEED CLAMPED BIT-LINE CURRENT-MODE SENSE AMPLIFIER
    BLALOCK, TN
    JAEGER, RC
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1991, 26 (04) : 542 - 548