Effect of via separation and low-k dielectric materials on the thermal characteristics of Cu interconnects

被引:40
|
作者
Chiang, TY [1 ]
Banerjee, K [1 ]
Saraswat, KC [1 ]
机构
[1] Stanford Univ, Ctr Integrated Syst, Stanford, CA 94305 USA
关键词
D O I
10.1109/IEDM.2000.904306
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper reports the impact of vias on the spatial distribution of temperature rise in metal lines and shows that the temperature is highly dependent on the via separation. A 3-D electro-thermal simulation methodology using a short-pulse stress is presented to evaluate interconnect design options from a thermal point of view. The simulation methodology has also been applied to quantify the use of dummy thermal vias as additional heat sinking paths to alleviate the temperature rise in the metal wires for the first time. Finally, the impact of metal wire aspect ratio and low-k dielectrics on interconnect thermal characteristics is discussed.
引用
收藏
页码:261 / 264
页数:4
相关论文
共 50 条
  • [31] Dielectric integrity test for flip-chip devices with Cu/low-k interconnects
    Odegard, C
    Chiu, TC
    Hartfield, C
    Sundararaman, V
    55th Electronic Components & Technology Conference, Vols 1 and 2, 2005 Proceedings, 2005, : 1163 - 1171
  • [32] Low damage via formation with low resistance by NH3 thermal reduction for Cu ultra low-k interconnects
    Okamura, H
    Ogawa, S
    PROCEEDINGS OF THE IEEE 2004 INTERNATIONAL INTERCONNECT TECHNOLOGY CONFERENCE, 2004, : 42 - 44
  • [33] TDDB reliability assessments of 0. 13 μm Cu/low-k interconnects fabricated with PECVD low-k materials
    Hwang, N
    Micaller-Silvestre, MCA
    Tsang, CF
    Su, JYJ
    Kuo, CC
    Trigg, AD
    2004 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM PROCEEDINGS, 2004, : 338 - 342
  • [34] Integration of low-k dielectric materials into sub-0.25-mu m interconnects
    List, RS
    Singh, A
    Ralston, A
    Dixit, G
    MRS BULLETIN, 1997, 22 (10) : 61 - 69
  • [35] Current and future low-k dielectrics for Cu interconnects
    Kikkawa, T
    INTERNATIONAL ELECTRON DEVICES MEETING 2000, TECHNICAL DIGEST, 2000, : 253 - 256
  • [36] Advanced Patterning Approaches for Cu/Low-k interconnects
    Tsai, C. H.
    Lee, C. J.
    Huang, C. H.
    Wu, Jay
    Tien, H. W.
    Yao, H. C.
    Wang, Y. C.
    Shue, S. L.
    Cao, M.
    2017 IEEE INTERNATIONAL INTERCONNECT TECHNOLOGY CONFERENCE (IITC), 2017,
  • [37] Mechanical stability of Cu/low-k BEOL Interconnects
    Gonzalez, Mario
    Vanstreels, Kris
    Cherman, Vladimir
    Croes, Kristof
    Kljucar, Luka
    De Wolf, Ingrid
    Tokei, Zsolt
    2014 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM, 2014,
  • [38] Co capping layers for Cu/low-k interconnects
    Yang, C. -C.
    Flaitz, P.
    Li, B.
    Chen, F.
    Christiansen, C.
    Lee, S. -Y.
    Ma, P.
    Edelstein, D.
    MICROELECTRONIC ENGINEERING, 2012, 92 : 79 - 82
  • [39] Effect of mechanical strength and residual stress of dielectric capping layer on electromigration performance in Cu/low-k interconnects
    Lee, KW
    Shin, HJ
    Wee, YJ
    Kim, TK
    Kim, AT
    Kim, JH
    Choi, SM
    Suh, BS
    Lee, SJ
    Park, KK
    Lee, SJ
    Hwang, JW
    Nam, SW
    Moon, YJ
    Ku, JE
    Lee, HJ
    Kim, MY
    Oh, IH
    Maeng, JY
    Kim, IR
    Lee, JE
    Lee, SM
    Choi, WH
    Park, SJ
    Lee, NI
    Kang, HK
    Suh, GP
    IEEE INTERNATIONAL ELECTRON DEVICES MEETING 2004, TECHNICAL DIGEST, 2004, : 957 - 960
  • [40] Packaging effects on reliability of Cu/Low-k interconnects
    Wang, GT
    Merrill, C
    Zhao, JH
    Groothuis, SK
    Ho, PS
    IEEE TRANSACTIONS ON DEVICE AND MATERIALS RELIABILITY, 2003, 3 (04) : 119 - 128