Opto-electronics silicon on insulator integrated circuits by porous silicon technology

被引:0
|
作者
Balucani, M [1 ]
Lamedica, G [1 ]
Bondarenko, V [1 ]
Ferrari, A [1 ]
机构
[1] Univ Roma La Sapienza, INFM, Fac Engn, Elect Dpt, I-00184 Rome, Italy
来源
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This work reports on the CMOS-SOI devices based on porous silicon technology (PST) opening the possibility of wafer scale integration realizing on-chip optoelectronic integrated circuits by the PST. Silicon On Insulator (SOI) structure based on the preferential anodization of n+ layer within n-/n+/n- were realized. Standard n-type Si (100) have been used as initial substrates. N+ layer have been formed by Sb ion implantation into the front and backside of the substrates followed by annealing. Then an epitaxial layer has been grown on the front of the wafers and projection photolithography using reactive ion etching of both the mask and the epitaxial layer has been used to define three dimensional pattern of islands wherein device components are formed. Characteristics and device layout are presented for partially depleted devices used to build ring oscillator showing that a 1.2 micron resolution in SOI porous silicon technology is comparable with a 0.5 micron CMOS technology.
引用
收藏
页码:741 / 747
页数:7
相关论文
共 50 条
  • [31] Optical Computing on Silicon-on-Insulator-Based Photonic Integrated Circuits
    Zhao, Zheng
    Wang, Zheng
    Ying, Zhoufeng
    Dhar, Shounak
    Chen, Ray T.
    Pan, David Z.
    2017 IEEE 12TH INTERNATIONAL CONFERENCE ON ASIC (ASICON), 2017, : 472 - 475
  • [32] Reflectionless grating couplers for Silicon-on-Insulator photonic integrated circuits
    Vermeulen, D.
    De Koninck, Y.
    Li, Y.
    Lambert, E.
    Bogaerts, W.
    Baets, R.
    Roelkens, G.
    OPTICS EXPRESS, 2012, 20 (20): : 22278 - 22283
  • [33] Development of a fabrication technology for silicon microstrip detectors with integrated electronics
    Betta, GFD
    Boscardin, M
    Gregori, P
    Zorzi, N
    Pignatel, GU
    Soncini, G
    Batignani, G
    Giorgi, M
    Bosisio, L
    Ratti, L
    Speziali, V
    Re, V
    2001 IEEE NUCLEAR SCIENCE SYMPOSIUM, CONFERENCE RECORDS, VOLS 1-4, 2002, : 185 - 188
  • [34] Integrated tapered MMI couplers in the silicon-on-insulator technology
    Wei, HZ
    Yu, JZ
    Liu, ZG
    Ma, HZ
    Li, GH
    Zhang, XF
    Wang, LC
    CLEO(R)/PACIFIC RIM 2001, VOL II, TECHNICAL DIGEST, 2001, : 246 - 247
  • [35] Microlens fabricated in silicon on insulator using porous silicon
    Zhong F.-R.
    Lü X.-Y.
    Jia Z.-H.
    Tian M.
    Optoelectron. Lett., 2 (105-107): : 105 - 107
  • [36] The technology of porous silicon substrate in radio frequency/microwave circuits
    Guo, F.
    Liu, Y.
    Zhang, L.
    Zhang, Y.
    Kong, J.
    Zhu, S.
    Zhu, Z.
    CONFERENCE DIGEST OF THE 2006 JOINT 31ST INTERNATIONAL CONFERENCE ON INFRARED AND MILLIMETER WAVES AND 14TH INTERNATIONAL CONFERENCE ON TERAHERTZ ELECTRONICS, 2006, : 485 - 485
  • [37] Microlens fabricated in silicon on insulator using porous silicon
    钟福如
    吕小毅
    贾振红
    田敏
    Optoelectronics Letters, 2013, 9 (02) : 105 - 107
  • [38] ANALYSIS OF POROUS SILICON SILICON-ON-INSULATOR MATERIALS
    EARWAKER, LG
    BRIGGS, MC
    NASIR, MI
    FARR, JPG
    KEEN, JM
    NUCLEAR INSTRUMENTS & METHODS IN PHYSICS RESEARCH SECTION B-BEAM INTERACTIONS WITH MATERIALS AND ATOMS, 1991, 56-7 : 855 - 859
  • [39] Porous silicon technology for RF integrated circuit applications
    Welty, RJ
    Park, SH
    Asbeck, PM
    Dancil, KPS
    Sailor, MJ
    1998 TOPICAL MEETING ON SILICON MONOLITHIC INTEGRATED CIRCUITS IN RF SYSTEMS: DIGEST OF PAPERS, 1998, : 160 - 163
  • [40] Improvement in silicon on insulator devices using strained Si/SiGe technology for high performance in RF integrated circuits
    Fathipour, Morteza
    Omidbakhsh, Samira
    Khodayari, Kimia
    World Academy of Science, Engineering and Technology, 2010, 72 : 461 - 464