Opto-electronics silicon on insulator integrated circuits by porous silicon technology

被引:0
|
作者
Balucani, M [1 ]
Lamedica, G [1 ]
Bondarenko, V [1 ]
Ferrari, A [1 ]
机构
[1] Univ Roma La Sapienza, INFM, Fac Engn, Elect Dpt, I-00184 Rome, Italy
来源
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This work reports on the CMOS-SOI devices based on porous silicon technology (PST) opening the possibility of wafer scale integration realizing on-chip optoelectronic integrated circuits by the PST. Silicon On Insulator (SOI) structure based on the preferential anodization of n+ layer within n-/n+/n- were realized. Standard n-type Si (100) have been used as initial substrates. N+ layer have been formed by Sb ion implantation into the front and backside of the substrates followed by annealing. Then an epitaxial layer has been grown on the front of the wafers and projection photolithography using reactive ion etching of both the mask and the epitaxial layer has been used to define three dimensional pattern of islands wherein device components are formed. Characteristics and device layout are presented for partially depleted devices used to build ring oscillator showing that a 1.2 micron resolution in SOI porous silicon technology is comparable with a 0.5 micron CMOS technology.
引用
收藏
页码:741 / 747
页数:7
相关论文
共 50 条
  • [21] Basic structures for photonic integrated circuits in silicon-on-insulator
    Bogaerts, W
    Taillaert, D
    Luyssaert, B
    Dumon, P
    Van Campenhout, J
    Bienstman, P
    Van Thourhout, D
    Baets, R
    Wiaux, V
    Beckx, S
    OPTICS EXPRESS, 2004, 12 (08): : 1583 - 1591
  • [22] Static noise analysis for digital integrated circuits in partially depleted silicon-on-insulator technology
    Chan, SC
    Shepard, KL
    Kim, DJ
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2002, 21 (08) : 916 - 927
  • [23] Porous silicon micromachining to position optical fibres in silicon integrated optical circuits
    Joubert, P.
    Guendouz, M.
    Pedrono, N.
    Charrier, J.
    Journal of Porous Materials, 2000, 7 (01) : 227 - 231
  • [24] Porous Silicon Micromachining to Position Optical Fibres in Silicon Integrated Optical Circuits
    P. Joubert
    M. Guendouz
    N. Pedrono
    J. Charrier
    Journal of Porous Materials, 2000, 7 : 227 - 231
  • [25] Porous silicon micromachining to position optical fibres in silicon integrated optical circuits
    Joubert, P
    Guendouz, M
    Pedrono, N
    Charrier, J
    JOURNAL OF POROUS MATERIALS, 2000, 7 (1-3) : 227 - 231
  • [26] Silicon integrated circuit technology: Engine for the electronics industry
    Knight, S
    PROCEEDINGS OF: SILICON MACHINING: 1998 SPRING TOPICAL MEETING, 1998, : 10 - 10
  • [27] Integrating Diamond Sensors in Silicon Technology Integrated Circuits
    Sanders, T.
    Hess, G.
    Davidson, J.
    STRUCTURAL HEALTH MONITORING 2011: CONDITION-BASED MAINTENANCE AND INTELLIGENT STRUCTURES, VOL 2, 2013, : 1543 - 1549
  • [28] Static noise analysis for digital integrated circuits in partially-depleted silicon-on-insulator technology
    Shepard, KL
    Kim, DJ
    37TH DESIGN AUTOMATION CONFERENCE, PROCEEDINGS 2000, 2000, : 239 - 242
  • [29] Compact focusing grating couplers for silicon-on-insulator integrated circuits
    Van Laere, Frederik
    Claes, Tom
    Schrauwen, Jonathan
    Scheerlinck, Stijn
    Bogaerts, Wim
    Taillaert, Dirk
    O'Faolain, Liam
    Van Thourhout, Dries
    Baets, Roel
    IEEE PHOTONICS TECHNOLOGY LETTERS, 2007, 19 (21-24) : 1919 - 1921
  • [30] Focusing polarization diversity gratings for Silicon-on-Insulator integrated circuits
    Van Laere, Frederik
    Bogaerts, Wim
    Dumon, Pieter
    Roelkens, Gimther
    Van Thourhout, Dries
    Baets, Roel
    2008 5TH IEEE INTERNATIONAL CONFERENCE ON GROUP IV PHOTONICS, 2008, : 203 - 205