Cost-efficient parallel lattice VLSI architecture for the IFFT/FFT in DMT transceiver technology

被引:0
|
作者
Wu, AY [1 ]
Chan, TS [1 ]
机构
[1] Natl Cent Univ, Dept Elect Engn, Chungli 32054, Taiwan
关键词
D O I
暂无
中图分类号
O42 [声学];
学科分类号
070206 ; 082403 ;
摘要
The discrete multitone (DMT) modulation/demodulation scheme is the standard transmission technique in the application of asymmetric digital subscriber lines (ADSL). Although the DMT can achieve higher data rate compared with other modulation/demodulation schemes, its computational complexity is too high for cost-efficient implementations. For example, it requires 512-point IFFT/FFT as the modulation/demodulation kernel. The large block size results in heavy computational load in running programmable DSP processors. It also makes the VLSI implementation not feasible. Tn this paper, we derive the parallel lattice structure for the IFFT/FFT based on the time-recursive approach. The resulting architectures are regular, modular, and without global communications so that they are very suitable for VLSI Implementation. Also, the proposed structure requires only 11% number of multipliers and 9% number of adders compared with the direct implementation approach.
引用
收藏
页码:3517 / 3520
页数:4
相关论文
共 50 条
  • [1] Computationally efficient fast algorithm and architecture for the IFFT/FFT in DMT/OFDM systems
    Wu, AY
    Chan, TS
    1998 IEEE WORKSHOP ON SIGNAL PROCESSING SYSTEMS-SIPS 98: DESIGN AND IMPLEMENTATION, 1998, : 356 - 365
  • [2] Parallel architecture FFT/IFFT processor
    Wan, Hong-Xing
    Chen, He
    Han, Yue-Qiu
    Beijing Ligong Daxue Xuebao/Transaction of Beijing Institute of Technology, 2006, 26 (04): : 338 - 341
  • [3] DESIGN AND ANALYSIS OF COST-EFFICIENT IFFT/FFT PROCESSOR CHIP FOR WIRELESS OFDM SYSTEMS
    Chen, Ting-Yuan
    Lin, Yi-Hsien
    Wu, Chih-Feng
    Wang, Chorng-Kuang
    PROCEEDINGS OF THE 2010 IEEE ASIA PACIFIC CONFERENCE ON CIRCUIT AND SYSTEM (APCCAS), 2010, : 760 - 763
  • [4] A VLSI architecture of DMT based transceiver for VDSL system
    Chang, CC
    Shieu, MT
    Wang, CK
    2002 IEEE ASIA-PACIFIC CONFERENCE ON ASIC PROCEEDINGS, 2002, : 363 - 366
  • [5] A cost-efficient VLSI architecture for color space conversion processors
    Hsia, Chih-Hsien
    Kong, Yan
    Chang, Chih-Chen
    Chung Cheng Ling Hsueh Pao/Journal of Chung Cheng Institute of Technology, 2016, 45 (02): : 133 - 142
  • [6] A VLSI ARCHITECTURE FOR PARALLEL COMPUTATION OF FFT
    SHIN, KW
    LEE, MK
    SYSTOLIC ARRAY PROCESSORS, 1989, : 116 - 125
  • [7] COST-EFFICIENT DESIGN AND FIXED-POINT ANALYSIS OF IFFT/FFT PROCESSOR CHIP FOR OFDM SYSTEMS
    Chen, Ting-Yuan
    Lin, Yi-Hsien
    Wu, Chih-Feng
    Wang, Chorng-Kuang
    2011 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION AND TEST (VLSI-DAT), 2011, : 91 - 94
  • [8] A parallel architecture for VLSI implementation of FFT processor
    Peng, YJ
    2003 5TH INTERNATIONAL CONFERENCE ON ASIC, VOLS 1 AND 2, PROCEEDINGS, 2003, : 748 - 751
  • [9] Automatic synthesis of cost effective FFT/IFFT cores for VLSI OFDM systems
    L'Insalata, Nicola E.
    Saponara, Sergio
    Fanucci, Luca
    Terreni, Pierangelo
    IEICE TRANSACTIONS ON ELECTRONICS, 2008, E91C (04) : 487 - 496
  • [10] EFFICIENT ARCHITECTURE MAPPING OF FFT/IFFT FOR COGNITIVE RADIO NETWORKS
    Wang, Guohui
    Yin, Bei
    Cho, Inkeun
    Cavallaro, Joseph R.
    Bhattacharyya, Shuvra
    Takala, Jarmo
    2014 IEEE INTERNATIONAL CONFERENCE ON ACOUSTICS, SPEECH AND SIGNAL PROCESSING (ICASSP), 2014,