Cost-efficient parallel lattice VLSI architecture for the IFFT/FFT in DMT transceiver technology

被引:0
|
作者
Wu, AY [1 ]
Chan, TS [1 ]
机构
[1] Natl Cent Univ, Dept Elect Engn, Chungli 32054, Taiwan
关键词
D O I
暂无
中图分类号
O42 [声学];
学科分类号
070206 ; 082403 ;
摘要
The discrete multitone (DMT) modulation/demodulation scheme is the standard transmission technique in the application of asymmetric digital subscriber lines (ADSL). Although the DMT can achieve higher data rate compared with other modulation/demodulation schemes, its computational complexity is too high for cost-efficient implementations. For example, it requires 512-point IFFT/FFT as the modulation/demodulation kernel. The large block size results in heavy computational load in running programmable DSP processors. It also makes the VLSI implementation not feasible. Tn this paper, we derive the parallel lattice structure for the IFFT/FFT based on the time-recursive approach. The resulting architectures are regular, modular, and without global communications so that they are very suitable for VLSI Implementation. Also, the proposed structure requires only 11% number of multipliers and 9% number of adders compared with the direct implementation approach.
引用
收藏
页码:3517 / 3520
页数:4
相关论文
共 50 条
  • [31] Energy efficient VLSI architecture of real-valued serial pipelined FFT
    Hazarika, Jinti
    Khan, Mohd. Tasleem
    Ahamed, Shaik Rafi
    Nemade, Harshal B.
    IET COMPUTERS AND DIGITAL TECHNIQUES, 2019, 13 (06): : 461 - 469
  • [32] Area efficient VLSI architecture for reversible radix_2 FFT algorithm
    Sultana, Syeda Farhat
    Patil, Basavarja
    2021 INTERNATIONAL CONFERENCE ON EMERGING SMART COMPUTING AND INFORMATICS (ESCI), 2021, : 136 - 141
  • [33] Innovative foaming technology for sustainable and cost-efficient construction
    Betonwerk und Fertigteil-Technik/Concrete Plant and Precast Technology, 2022, 88 (09): : 70 - 77
  • [34] Cost-efficient well interventions: Advanced slickline technology
    不详
    JOURNAL OF PETROLEUM TECHNOLOGY, 1998, 50 (06): : 38 - 40
  • [35] Leveraging Cloud Heterogeneity for Cost-Efficient Execution of Parallel Applications
    Roloff, Eduardo
    Diener, Matthias
    Carreno, Emmanuell Diaz
    Gaspary, Luciano Paschoal
    Navaux, Philippe O. A.
    EURO-PAR 2017: PARALLEL PROCESSING, 2017, 10417 : 399 - 411
  • [36] An efficient VLSI architecture parallel prefix counting with domino logic
    Lin, R
    Nakano, K
    Olariu, S
    Zomaya, AY
    IPPS/SPDP 1999: 13TH INTERNATIONAL PARALLEL PROCESSING SYMPOSIUM & 10TH SYMPOSIUM ON PARALLEL AND DISTRIBUTED PROCESSING, PROCEEDINGS, 1999, : 273 - 277
  • [37] An energy-efficient parallel VLSI architecture for SVM classification
    Xu, Yin
    Chen, Zhijian
    Xiang, Xiaoyan
    Meng, Jianyi
    IEICE ELECTRONICS EXPRESS, 2018, 15 (07):
  • [38] Cost-Efficient Parallel RSA Decryption with Integrated GPGPU and OpenCL
    Gao, Sanshan
    Zhang, Shunqing
    Fu, Michael
    Xu, Shugong
    Li, Weiping
    2016 INT IEEE CONFERENCES ON UBIQUITOUS INTELLIGENCE & COMPUTING, ADVANCED & TRUSTED COMPUTING, SCALABLE COMPUTING AND COMMUNICATIONS, CLOUD AND BIG DATA COMPUTING, INTERNET OF PEOPLE, AND SMART WORLD CONGRESS (UIC/ATC/SCALCOM/CBDCOM/IOP/SMARTWORLD), 2016, : 597 - 602
  • [39] A cost-efficient and fully-pipelinable architecture for DCT/IDCT
    Hsiao, SF
    Shiue, WR
    Tseng, JM
    IEEE TRANSACTIONS ON CONSUMER ELECTRONICS, 1999, 45 (03) : 515 - 525
  • [40] Cost-Efficient SIMD ASIP Architecture for Mobile Touchscreen Controllers
    Park, Eunbin
    Jin, Myungjun
    Lee, Youngjoo
    2024 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, ISCAS 2024, 2024,