Asymmetric dual-gate-structured one-transistor dynamic random access memory cells for retention characteristics improvement

被引:2
|
作者
Kim, Hyungjin
Lee, Jong-Ho
Park, Byung-Gook [1 ]
机构
[1] Seoul Natl Univ, Interuniv Semicond Res Ctr, Seoul 08826, South Korea
关键词
1T-DRAM CELL; 1T DRAM; UTBOX; BODY; TECHNOLOGY; SOI; TIME;
D O I
10.7567/APEX.9.084201
中图分类号
O59 [应用物理学];
学科分类号
摘要
One of the major concerns of one-transistor dynamic random access memory (1T-DRAM) is poor retention time. In this letter, a 1T-DRAM cell with two separated asymmetric gates was fabricated and evaluated to improve sensing margin and retention characteristics. It was observed that significantly enhanced sensing margin and retention time over 1 s were obtained using a negatively biased second gate and trapped electrons in the nitride layer because of increased hole capacity in the floating body. These findings indicate that the proposed device could serve as a promising candidate for overcoming retention issues of 1T-DRAM cells. (C) 2016 The Japan Society of Applied Physics
引用
收藏
页数:4
相关论文
共 48 条
  • [21] A low power L-shaped gate bipolar impact ionization MOSFET based capacitorless one transistor dynamic random access memory cell
    Kamal, Alok Kumar
    Kamal, Neha
    Singh, Jawar
    [J]. JAPANESE JOURNAL OF APPLIED PHYSICS, 2021, 60 (06)
  • [22] Machine learning investigation of high-k metal gate processes for dynamic random access memory peripheral transistor
    Kwon, Namyong
    Bang, Joonho
    Sung, Won Ju
    Han, Jung Hoon
    Lee, Dongin
    Jung, Ilwoo
    Park, Se Guen
    Ban, Hyodong
    Hwang, Sangjoon
    Shin, Won Yong
    Bae, Jinhye
    Lee, Dongwoo
    [J]. APL MATERIALS, 2024, 12 (02)
  • [23] Capacitor-less dynamic random access memory based on a III–V transistor with a gate length of 14 nm
    Carlos Navarro
    Siegfried Karg
    Carlos Marquez
    Santiago Navarro
    Clarissa Convertino
    Cezar Zota
    Lukas Czornomaz
    Francisco Gamiz
    [J]. Nature Electronics, 2019, 2 : 412 - 419
  • [24] A Novel One-Transistor Dynamic Random-Access Memory (1T DRAM) Featuring Partially Inserted Wide-Bandgap Double Barriers for High-Temperature Applications
    Kim, Myeongsun
    Ha, Jongmin
    Kwon, Ikhyeon
    Han, Jae-Hee
    Cho, Seongjae
    Cho, Il Hwan
    [J]. MICROMACHINES, 2018, 9 (11)
  • [25] Improvement switching characteristics of toggle magnetic random access memory with dual polarity write pulse scheme
    Lee, Yuan-Jen
    hung, Chien-C Hung
    Wang, Ding-Yeong
    Yen, Cheng-Tyng
    Chen, Wei-Chuan
    Yang, Shan-Yi
    Shen, Kuei-Hung
    Wang, Yung-Hung
    Chen, Yung-Hsiang
    Kao, Ming-Jer
    Tsai, Ming-Jinn
    [J]. APPLIED PHYSICS LETTERS, 2007, 90 (03)
  • [26] Capacitor-less dynamic random access memory based on a III-V transistor with a gate length of 14 nm
    Navarro, Carlos
    Karg, Siegfried
    Marquez, Carlos
    Navarro, Santiago
    Convertino, Clarissa
    Zota, Cezar
    Czornomaz, Lukas
    Gamiz, Francisco
    [J]. NATURE ELECTRONICS, 2019, 2 (09) : 412 - 419
  • [27] Channel Recessed One Transistor Dynamic Random Access Memory with SiO2/Si3N4/SiO2 Gate Dielectric
    Park, Jin-Kwon
    Yang, Jong-Heon
    Cho, Won-Ju
    [J]. JAPANESE JOURNAL OF APPLIED PHYSICS, 2012, 51 (06)
  • [28] A Novel Multifin Dynamic Random Access Memory Periphery Transistor Technology Using a Spacer Patterning through Gate Polycrystalline Silicon Technique
    Yoshida, Makoto
    Kim, Keunnam
    Kahng, Jaerok
    Lee, Chul
    Sung, Hyunju
    Jung, Kyoung-Ho
    Moon, Joon-Seok
    Yang, Wouns
    Oh, Kyung-Seok
    [J]. JAPANESE JOURNAL OF APPLIED PHYSICS, 2009, 48 (04)
  • [29] Design and Analysis of Metal-Oxide-Semiconductor Field-Effect Transistor-Based Capacitorless One-Transistor Embedded Dynamic Random-Access Memory with Double-Polysilicon Layer Using Grain Boundary for Hole Storage
    Jang, Won Douk
    Yoon, Young Jun
    Cho, Min Su
    Jung, Jun Hyeok
    Lee, Sang Ho
    Jang, Jaewon
    Bae, Jin-Hyuk
    Kang, In Man
    [J]. JOURNAL OF NANOSCIENCE AND NANOTECHNOLOGY, 2020, 20 (11) : 6596 - 6602
  • [30] High performance cell transistor for long data retention time in giga-bit density dynamic random access memory and beyond
    [J]. Uh, H.S. (hsuh@sejong.ac.kr), 1600, Japan Society of Applied Physics (41):