A 10-Gb/s CMOS clock and data recovery circuit with an analog phase interpolator

被引:81
|
作者
Kreienkamp, R [1 ]
Langmann, U [1 ]
Zimmermann, C [1 ]
Aoyama, T [1 ]
Siedhoff, H [1 ]
机构
[1] Ruhr Univ Bochum, D-44780 Bochum, Germany
关键词
analog quadrature phase interpolator; chip-to-chip interconnects; CMOS; half-rate clock and data recovery;
D O I
10.1109/JSSC.2005.843624
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents a 10-Gb/s clock and data recovery (CDR) circuit for use in multichannel applications. The module aligns the phase of a plesiochronous system clock to the incoming data by use of phase interpolation. Thus, coupling between voltage-controlled oscillators (VCOs) in adjacent channels can be avoided. The controller for the phase interpolator is realized with analog circuitry to overcome the speed and phase resolution limitations of digital implementations. Fabricated in a 0.11-mu m CMOS technology the module has a size of 0.25 x 1.4 mm(2). The power consumption is 220 mW from a supply voltage of 1.5 V. The CDR exceeds the SDH/SONET jitter tolerance specifications with a pseudo random bit sequence of length 2(23)-1 and a bit-error rate threshold. of 10(-12). The retimed and demultiplexed data has an rms jitter of 3.2 ps at a data rate of 2.7 Gb/s.
引用
收藏
页码:736 / 743
页数:8
相关论文
共 50 条
  • [41] Design of half-rate linear phase detector using MOS current-mode logic gates for 10-Gb/s clock and data recovery circuit
    Shin, JK
    Yoo, TW
    Lee, MS
    7th International Conference on Advanced Communication Technology, Vols 1 and 2, Proceedings, 2005, : 205 - 210
  • [42] A 5-Gb/s 1/8-rate CMOS clock and data recovery circuit
    Kwon, JK
    Heo, TK
    Cho, SB
    Park, SM
    2004 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL 4, PROCEEDINGS, 2004, : 293 - 296
  • [43] A 40-Gb/s clock and data recovery circuit in 0.18-μm CMOS technology
    Lee, J
    Razavi, B
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2003, 38 (12) : 2181 - 2190
  • [44] Low-Power Burst-Mode Clock Recovery Circuit Using Analog Phase Interpolator
    Hayati, Hadi
    Ehsanian, Mehdi
    2014 26TH INTERNATIONAL CONFERENCE ON MICROELECTRONICS (ICM), 2014, : 120 - 123
  • [45] SiGeBiCMOS 3.3-V clock and data recovery circuits for 10-Gb/s serial transmission systems
    Meghelli, M
    Parker, B
    Ainspan, H
    Soyuer, M
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2000, 35 (12) : 1992 - 1995
  • [46] A 10-Gb/s, 1.24 pJ/bit, Burst-Mode Clock and Data Recovery With Jitter Suppression
    Su, Ming-Chiuan
    Chen, Wei-Zen
    Wu, Pei-Si
    Chen, Yu-Hsiang
    Lee, Chao-Cheng
    Jou, Shyh-Jye
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2015, 62 (03) : 743 - 751
  • [47] SiGe clock and data recovery IC with linear-type PLL for 10-Gb/s SONET application
    Greshishchev, YM
    Schvan, P
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2000, 35 (09) : 1353 - 1359
  • [48] A 10Gb/s CMOS half-rate clock and data recovery circuit with direct bang-bang tuning
    Chen, Tun-Shih
    2005 IEEE International Workshop on Radio-Frequency Integration Technology, Proceedings: INTEGRATED CIRCUITS FOR WIDEBAND COMMUNICATION AND WIRELESS SENSOR NETWORKS, 2005, : 57 - 60
  • [49] A 4-gb/s CMOS clock and data recovery circuit using 1/8-rate clock technique
    Song, SJ
    Park, SM
    Yoo, HJ
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2003, 38 (07) : 1213 - 1219
  • [50] A decision circuit with phase detectors for 10-Gb/s optical communication systems
    Shikata, M
    Nishino, A
    Shigemasa, R
    Kimura, T
    Ushikubo, T
    IEICE TRANSACTIONS ON ELECTRONICS, 1996, E79C (04) : 496 - 502