Parallel sequence fault simulation for synchronous sequential circuits

被引:0
|
作者
Kung, CP [1 ]
Lin, CS [1 ]
机构
[1] NATL TAIWAN UNIV,DEPT ELECT ENGN,TAIPEI 107,TAIWAN
关键词
logic simulation; fault simulation; parallel sequence simulation;
D O I
10.1007/BF00134691
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A novel parallel sequence fault simulation (PSF) algorithm for synchronous sequential circuits is presented. The algorithm successfully extend the parallel pattern method for combinational circuits to sequential circuits by proposing a multiple-pass mechanism to overcome the state dependency in sequential circuits. The fault simulation is performed in parallel by partitioning the entire sequence into subsequences of equal length. Furthermore, techniques are developed to minimize the number of simulation passes. Notably, two compact counters, C-x and C-d, are proposed to faciliate the early stabilization detection of faulty circuit simulation with minimum space overhead. The experimental results on the benchmark circuits show that the speedup ratio over a serial sequence fault simulator based on ROOFS is 9.16 on average for pseudo random vectors. The parallel sequence algorithm of PSF is especially adaptable to parallel and distributed simulation which exploits sequence partition.
引用
收藏
页码:267 / 277
页数:11
相关论文
共 50 条
  • [41] DISTRIBUTED FAULT SIMULATION FOR SEQUENTIAL-CIRCUITS BY PATTERN PARTITIONING
    WU, WC
    LEE, CL
    CHEN, JE
    LIN, WY
    IEE PROCEEDINGS-COMPUTERS AND DIGITAL TECHNIQUES, 1995, 142 (04): : 287 - 292
  • [42] A method for reducing the target fault list of crosstalk faults in synchronous sequential circuits
    Takahashi, H
    Keller, KJ
    Le, KT
    Saluja, KK
    Takamatsu, Y
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2005, 24 (02) : 252 - 263
  • [43] A method of multiple fault diagnosis in sequential circuits by sensitizing sequence pairs
    Yanagida, N
    Takahashi, H
    Takamatsu, Y
    IEICE TRANSACTIONS ON INFORMATION AND SYSTEMS, 1997, E80D (01) : 28 - 37
  • [44] Multiple fault diagnosis in sequential circuits using sensitizing sequence pairs
    Yanagida, N
    Takahashi, H
    Takamatsu, Y
    PROCEEDINGS OF THE TWENTY-SIXTH INTERNATIONAL SYMPOSIUM ON FAULT-TOLERANT COMPUTING, 1996, : 86 - 95
  • [45] Backtraced deductive-parallel fault simulation for digital circuits
    Hahanov, V
    Sysenko, I
    Kolesnikov, K
    EXPERIENCE OF DESIGNING AND APPLICATION OF CAD SYSTEMS IN MICROELECTRONICS, 2003, : 382 - 387
  • [46] TEST PATTERN GENERATION FOR SEQUENTIAL MOS CIRCUITS BY SYMBOLIC FAULT SIMULATION
    CHO, K
    BRYANT, RE
    26TH ACM/IEEE DESIGN AUTOMATION CONFERENCE, 1989, : 418 - 423
  • [47] FAULT-DIAGNOSIS IN SYNCHRONOUS SEQUENTIAL-CIRCUITS BASED ON AN EFFECT CAUSE ANALYSIS
    ABRAMOVICI, M
    BREUER, MA
    IEEE TRANSACTIONS ON COMPUTERS, 1982, 31 (12) : 1165 - 1172
  • [48] Fault-simulation based design error diagnosis for sequential circuits
    Huang, SY
    Cheng, KT
    Chen, KC
    Lu, JYJ
    1998 DESIGN AUTOMATION CONFERENCE, PROCEEDINGS, 1998, : 632 - 637
  • [49] Fault simulation techniques to reduce IDDQ measurement vectors for sequential circuits
    Higami, Yoshinobu
    Takamatsu, Yuzo
    Saluja, Kewal K.
    Kinoshita, Kozo
    Proceedings of the Asian Test Symposium, 1999, : 141 - 146
  • [50] EXTEST: A method to extend test sequences of synchronous sequential circuits to increase the fault coverage
    Pomeranz, I
    Reddy, SM
    15TH IEEE VLSI TEST SYMPOSIUM, PROCEEDINGS, 1997, : 329 - 335