Evaluating BIST architectures for low power

被引:4
|
作者
Ravikumar, CP [1 ]
Prasad, NS [1 ]
机构
[1] Indian Inst Technol, Dept Elect Engn, New Delhi 110016, India
关键词
D O I
10.1109/ATS.1998.741652
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
The "system-on-chip" revolution has posed a number of new challenges to the test engineers. We address the issue of high power dissipation during testing, which can reach levels that are beyond the safe upper Limit associated with the chosen packaging technology. A study undertaken by Zorian reveals that test power can be as large as 200% or more in comparison to the normal power. In the test mode, input vectors are normally applied in an uncorrelated manner, leading to an increase in the average Hamming distance between two successive vectors. This implies a larger switching activity, and, for CMOS circuits, implies a larger power dissipation. In this paper, our attempt is to look at Built-in Self-Test architectures from the view point of power dissipation, fault-coverage, area, and test length. We report experimental results for a CORDIC chip. Our results indicate that BIST architectures differ significantly from one another in terms of power dissipation, giving the test designer an opportunity to address the problem of excessive heating during testing.
引用
收藏
页码:430 / 434
页数:5
相关论文
共 50 条
  • [1] Low power BIST design by hypergraph partitioning: Methodology and architectures
    Girard, P
    Guiller, L
    Landrault, C
    Pravossoudovitch, S
    INTERNATIONAL TEST CONFERENCE 2000, PROCEEDINGS, 2000, : 652 - 661
  • [2] Segment weighted random BIST (SWR-BIST): A low power BIST technique
    Lee, Chun-Yi
    Li, Chien-Mo
    2005 IEEE ASIAN SOLID-STATE CIRCUITS CONFERENCE, PROCEEDINGS OF TECHNICAL PAPERS, 2005, : 333 - 336
  • [3] A low power BIST TPG design
    He, RG
    Li, XW
    Gong, YZ
    2003 5TH INTERNATIONAL CONFERENCE ON ASIC, VOLS 1 AND 2, PROCEEDINGS, 2003, : 1136 - 1139
  • [4] Low power LFSR for BIST Applications
    Kumar, G. Sathesh
    Saminadan, V.
    PROCEEDINGS OF THE 2018 SECOND INTERNATIONAL CONFERENCE ON INTELLIGENT COMPUTING AND CONTROL SYSTEMS (ICICCS), 2018, : 1979 - 1984
  • [5] REVIEW ON LFSR FOR LOW POWER BIST
    Mohan, Manu
    Pillai, Sunitha S.
    PROCEEDINGS OF THE 2019 3RD INTERNATIONAL CONFERENCE ON COMPUTING METHODOLOGIES AND COMMUNICATION (ICCMC 2019), 2019, : 873 - 876
  • [6] A Low Power Test Pattern Generator for BIST
    Lei, Shaochong
    Liang, Feng
    Liu, Zeye
    Wang, Xiaoying
    Wang, Zhen
    IEICE TRANSACTIONS ON ELECTRONICS, 2010, E93C (05): : 696 - 702
  • [7] A new BIST structure for low power testing
    Li, J
    Yang, J
    Li, R
    Wang, C
    2003 5TH INTERNATIONAL CONFERENCE ON ASIC, VOLS 1 AND 2, PROCEEDINGS, 2003, : 1183 - 1185
  • [8] Low power pattern generation for BIST architecture
    Ahmed, N
    Tehranipour, MH
    Nourani, M
    2004 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL 2, PROCEEDINGS, 2004, : 689 - 692
  • [9] Improved low power full scan BIST
    Parashar, Umesh
    2007 14TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS, VOLS 1-4, 2007, : 1103 - 1106
  • [10] Low power/energy BIST scheme for datapaths
    Univ of Piraeus, Greece
    Proceedings of the IEEE VLSI Test Symposium, 2000, : 23 - 28