共 50 条
- [1] Low power BIST design by hypergraph partitioning: Methodology and architectures INTERNATIONAL TEST CONFERENCE 2000, PROCEEDINGS, 2000, : 652 - 661
- [2] Segment weighted random BIST (SWR-BIST): A low power BIST technique 2005 IEEE ASIAN SOLID-STATE CIRCUITS CONFERENCE, PROCEEDINGS OF TECHNICAL PAPERS, 2005, : 333 - 336
- [3] A low power BIST TPG design 2003 5TH INTERNATIONAL CONFERENCE ON ASIC, VOLS 1 AND 2, PROCEEDINGS, 2003, : 1136 - 1139
- [4] Low power LFSR for BIST Applications PROCEEDINGS OF THE 2018 SECOND INTERNATIONAL CONFERENCE ON INTELLIGENT COMPUTING AND CONTROL SYSTEMS (ICICCS), 2018, : 1979 - 1984
- [5] REVIEW ON LFSR FOR LOW POWER BIST PROCEEDINGS OF THE 2019 3RD INTERNATIONAL CONFERENCE ON COMPUTING METHODOLOGIES AND COMMUNICATION (ICCMC 2019), 2019, : 873 - 876
- [6] A Low Power Test Pattern Generator for BIST IEICE TRANSACTIONS ON ELECTRONICS, 2010, E93C (05): : 696 - 702
- [7] A new BIST structure for low power testing 2003 5TH INTERNATIONAL CONFERENCE ON ASIC, VOLS 1 AND 2, PROCEEDINGS, 2003, : 1183 - 1185
- [8] Low power pattern generation for BIST architecture 2004 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL 2, PROCEEDINGS, 2004, : 689 - 692
- [9] Improved low power full scan BIST 2007 14TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS, VOLS 1-4, 2007, : 1103 - 1106
- [10] Low power/energy BIST scheme for datapaths Proceedings of the IEEE VLSI Test Symposium, 2000, : 23 - 28