Design of a 3T Current Reference for Low-Voltage, Low-Power Operation

被引:0
|
作者
De Rose, Raffaele [1 ]
Crupi, Felice [1 ]
Paliy, Maksym [2 ]
Lanuzza, Marco [1 ]
Iannaccone, Giuseppe [2 ]
机构
[1] Univ Calabria, Dept Comp Engn Modeling Elect & Syst Engn, I-87036 Arcavacata Di Rende, Italy
[2] Univ Pisa, Dept Informat Engn, I-56122 Pisa, Italy
关键词
Current reference; CMOS analog design; low power; low voltage; CURRENT REFERENCE CIRCUIT;
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
This paper focuses on the design of a 3-transistor (3T) current reference, which allows sub-1-V nanopower operation. The impact of the basic electrical and geometrical parameters of the three transistors on circuit performance is discussed by means of simulations in a commercial 0.18 mu m CMOS technology. We also report experimental results on a test chip, which are consistent with the simulation predictions. When compared to state-of-the-art nanopower competitors, the fabricated circuit proves to be a competitive candidate thanks to the very low minimum operating voltage (0.45 V) and small area occupation (only 750 mu m(2)), while exhibiting competitive performance in terms of temperature coefficient (578 ppm/degrees C) and power consumption (213 nW).
引用
收藏
页码:13 / 16
页数:4
相关论文
共 50 条
  • [31] A Robust to PVT Variations Low-Voltage Low-Power Current Mirror
    Amaya, Andres
    Espinosa, Guillermo
    Villamizar, Rodolfo
    [J]. 2014 IEEE 5TH LATIN AMERICAN SYMPOSIUM ON CIRCUITS AND SYSTEMS (LASCAS), 2014,
  • [32] Low-voltage, low-power, second-generation current conveyors
    Imazeki, I
    Takagi, S
    Fujii, N
    [J]. ELECTRICAL ENGINEERING IN JAPAN, 2002, 138 (02) : 41 - 48
  • [33] Interpolating by a factor of 3 in low-voltage low-power ΣΔ DAC
    Peter Pracný
    Ivan H. H. Jørgensen
    Erik Bruun
    [J]. Analog Integrated Circuits and Signal Processing, 2014, 80 : 375 - 385
  • [34] Interpolating by a factor of 3 in low-voltage low-power ΣΔ DAC
    Pracny, Peter
    Jorgensen, Ivan H. H.
    Bruun, Erik
    [J]. ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2014, 80 (03) : 375 - 385
  • [35] A new current-mode sense amplifier for low-voltage low-power SRAM design
    Wang, JS
    Lee, HY
    [J]. ELEVENTH ANNUAL IEEE INTERNATIONAL ASIC CONFERENCE - PROCEEDINGS, 1998, : 163 - 167
  • [36] Design and Implement 1 Kb Array Employing Low-Power Low-Voltage 3T Gain-Cell Memory at 45 nm Scheme
    Varshney, Tarushree
    Khandelwal, Saurabh
    Akashe, Shyam
    [J]. JOURNAL OF NANOELECTRONICS AND OPTOELECTRONICS, 2017, 12 (07) : 717 - 723
  • [37] A Low Supply-Dependence Fully-MOSFET Voltage Reference for Low-Voltage and Low-Power
    Shu, Jun
    Cai, Min
    [J]. 2008 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS (APCCAS 2008), VOLS 1-4, 2008, : 662 - 665
  • [38] Improved Linearity CMOS Differential Amplifier with Low-Voltage Low-Power Operation
    Popa, Cosmin Radu
    [J]. 2022 6TH EUROPEAN CONFERENCE ON ELECTRICAL ENGINEERING & COMPUTER SCIENCE, ELECS, 2022, : 75 - 78
  • [39] Low-voltage low-power CMOS-RF transceiver design
    Steyaert, MSJ
    De Muer, B
    Leroux, P
    Borremans, M
    Mertens, K
    [J]. IEEE TRANSACTIONS ON MICROWAVE THEORY AND TECHNIQUES, 2002, 50 (01) : 281 - 287
  • [40] Low-power, low-voltage integrated circuits: Technology and design - Preface
    Boussey, J
    Cristoloveanu, S
    [J]. MICROELECTRONIC ENGINEERING, 1997, 39 (1-4) : R7 - R8