Defect-aware configurable computing in nanoscale crossbar for improved yield

被引:7
|
作者
Paul, Somnath [1 ]
Chakraborty, Rajat Subhra [1 ]
Bhunia, Swarup [1 ]
机构
[1] Case Western Reserve Univ, Dept EECS, Cleveland, OH 44106 USA
来源
13TH IEEE INTERNATIONAL ON-LINE TESTING SYMPOSIUM PROCEEDINGS | 2007年
关键词
D O I
10.1109/IOLTS.2007.25
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
High defect rate in emerging nano-devices mandates new computational models that can tolerate defects thereby rendering reliability of operation and reasonable manufacturing yield. In a bottom-up system design approach using nano-crossbar applications are typically mapped into a crossbar using either PLA or lookup table (LUT) implementation of a logic circuits. LUT-based implementation has some definite advantages over PLA-based one due its easy reconfigurability. In this paper, we consider a LUT-based logic design paradigm using nano-crossbar and propose a novel application mapping technique that can effectively take advantage of certain defects in the LUTs. The main idea is: 1) to identify and localize the unidirectional stuck-at faults in the LUTs and 2) then map an application in such a way that the a particular defective L UT is used to map a Boolean function which is compatible with the behavior of the LUT. The idea of exploiting certain defects to implement a function (as opposed to discard the defective location as unusable), improves yield considerably in LUT-based configurable nanocomputing. Our simulation with 5X5 and 5X1 LUT shows an average improvement of 87% in number of mapped function over conventional mapping for a defect rate of 10%.
引用
收藏
页码:29 / 34
页数:6
相关论文
共 50 条
  • [41] Defect-Aware Nanocrossbar Logic Mapping through Matrix Canonization Using Two-Dimensional Radix Sort
    Goren, Sezer
    Ugurdag, H. Fatih
    Palaz, Okan
    ACM JOURNAL ON EMERGING TECHNOLOGIES IN COMPUTING SYSTEMS, 2011, 7 (03)
  • [42] DABISR: A Defect-Aware Built-In Self-Repair Scheme for Single/Multi-Port RAMs in SoCs
    Tseng, Tsu-Wei
    Huang, Yu-Jen
    Li, Jin-Fu
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2010, 29 (10) : 1628 - 1639
  • [43] Scalable massively parallel computing using continuous-time data representation in nanoscale crossbar array
    Cong Wang
    Shi-Jun Liang
    Chen-Yu Wang
    Zai-Zheng Yang
    Yingmeng Ge
    Chen Pan
    Xi Shen
    Wei Wei
    Yichen Zhao
    Zaichen Zhang
    Bin Cheng
    Chuan Zhang
    Feng Miao
    Nature Nanotechnology, 2021, 16 : 1079 - 1085
  • [44] Scalable massively parallel computing using continuous-time data representation in nanoscale crossbar array
    Wang, Cong
    Liang, Shi-Jun
    Wang, Chen-Yu
    Yang, Zai-Zheng
    Ge, Yingmeng
    Pan, Chen
    Shen, Xi
    Wei, Wei
    Zhao, Yichen
    Zhang, Zaichen
    Cheng, Bin
    Zhang, Chuan
    Miao, Feng
    NATURE NANOTECHNOLOGY, 2021, 16 (10) : 1079 - +
  • [45] A Timing-Aware Configurable Adder Based on Timing Detection for Low-Voltage Computing
    Fan, Xuemei
    Zhang, Tingting
    Liu, Hao
    Lu, Shengli
    Han, Jie
    IEEE JOURNAL ON EMERGING AND SELECTED TOPICS IN CIRCUITS AND SYSTEMS, 2023, 13 (01) : 237 - 248
  • [46] Area-Aware Optimization of MRAM Crossbar Array Bit-Cell for In-Memory Computing
    Wang, Chao
    Wang, Zhaohao
    Zhang, Zhongkui
    Zhang, Youguang
    Zhao, Weisheng
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2023, 70 (09) : 4968 - 4971
  • [47] IC modeling for yield-aware design with variable defect rates
    Kumar, VV
    Lach, J
    ANNUAL RELIABILITY AND MAINTAINABILITY SYMPOSIUM, 2005 PROCEEDINGS, 2005, : 489 - 495
  • [48] Usage Aware VNF Placement for Improved QoS in Edge Computing
    Mutichiro, Briytone
    Yang, Hyunsik
    Kim, Younghan
    2019 10TH INTERNATIONAL CONFERENCE ON INFORMATION AND COMMUNICATION TECHNOLOGY CONVERGENCE (ICTC): ICT CONVERGENCE LEADING THE AUTONOMOUS FUTURE, 2019, : 808 - 812
  • [49] Dual-IRT-GAN: A defect-aware deep adversarial network to perform super-resolution tasks in infrared thermographic inspection
    Cheng, Liangliang
    Kersemans, Mathias
    COMPOSITES PART B-ENGINEERING, 2022, 247
  • [50] A Self-contained Defect-aware Module for Realistic Simulations of LFN and Time-dependent Variability in FD-SOI Devices and Circuits
    Theodorou, Christoforos G.
    Ghibaudo, Gerard
    2018 IEEE SOI-3D-SUBTHRESHOLD MICROELECTRONICS TECHNOLOGY UNIFIED CONFERENCE (S3S), 2018,