Defect-aware configurable computing in nanoscale crossbar for improved yield

被引:7
|
作者
Paul, Somnath [1 ]
Chakraborty, Rajat Subhra [1 ]
Bhunia, Swarup [1 ]
机构
[1] Case Western Reserve Univ, Dept EECS, Cleveland, OH 44106 USA
来源
13TH IEEE INTERNATIONAL ON-LINE TESTING SYMPOSIUM PROCEEDINGS | 2007年
关键词
D O I
10.1109/IOLTS.2007.25
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
High defect rate in emerging nano-devices mandates new computational models that can tolerate defects thereby rendering reliability of operation and reasonable manufacturing yield. In a bottom-up system design approach using nano-crossbar applications are typically mapped into a crossbar using either PLA or lookup table (LUT) implementation of a logic circuits. LUT-based implementation has some definite advantages over PLA-based one due its easy reconfigurability. In this paper, we consider a LUT-based logic design paradigm using nano-crossbar and propose a novel application mapping technique that can effectively take advantage of certain defects in the LUTs. The main idea is: 1) to identify and localize the unidirectional stuck-at faults in the LUTs and 2) then map an application in such a way that the a particular defective L UT is used to map a Boolean function which is compatible with the behavior of the LUT. The idea of exploiting certain defects to implement a function (as opposed to discard the defective location as unusable), improves yield considerably in LUT-based configurable nanocomputing. Our simulation with 5X5 and 5X1 LUT shows an average improvement of 87% in number of mapped function over conventional mapping for a defect rate of 10%.
引用
收藏
页码:29 / 34
页数:6
相关论文
共 50 条
  • [31] Defect-aware Logic Mapping for Nanowire-based Programmable Logic Arrays via Satisfiability
    Zheng, Yexin
    Huang, Chao
    DATE: 2009 DESIGN, AUTOMATION & TEST IN EUROPE CONFERENCE & EXHIBITION, VOLS 1-3, 2009, : 1279 - 1283
  • [32] Reliable Memristor-based Neuromorphic Design Using Variation- and Defect-Aware Training
    Gao, Di
    Li Zhang, Grace
    Yin, Xunzhao
    Li, Bing
    Schlichtmann, Ulf
    Zhuo, Cheng
    2021 IEEE/ACM INTERNATIONAL CONFERENCE ON COMPUTER AIDED DESIGN (ICCAD), 2021,
  • [33] Variability-Aware Design of Multilevel Logic Decoders for Nanoscale Crossbar Memories
    Jamaa, Mohamed Haykel Ben
    Moselund, Kirsten Emile
    Atienza, David
    Bouvet, Didier
    Ionescu, Adrian Mihai
    Leblebici, Yusuf
    De Micheli, Giovanni
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2008, 27 (11) : 2053 - 2067
  • [34] Runtime Analysis for Defect-tolerant Logic Mapping on Nanoscale Crossbar Architectures
    Su, Yehua
    Rao, Wenjing
    2009 IEEE/ACM INTERNATIONAL SYMPOSIUM ON NANOSCALE ARCHITECTURES, 2009, : 75 - 78
  • [35] A Defect-Aware Reconfigurable Cache Architecture for Low-Vccmin DVFS-Enabled Systems
    Mavropoulos, Michail
    Keramidas, Georgios
    Nikolos, Dimitris
    2015 DESIGN, AUTOMATION & TEST IN EUROPE CONFERENCE & EXHIBITION (DATE), 2015, : 417 - 422
  • [36] Variability-Aware Memory Management for Nanoscale Computing
    Dutt, Nikil
    Gupta, Puneet
    Nicolau, Alex
    Bathen, Luis Angel D.
    Gottscho, Mark
    2013 18TH ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE (ASP-DAC), 2013, : 125 - 132
  • [37] LithoPW: Leveraging Visual Memory Encoding and Defect-Aware Optimization for Precise Determination of the Lithography Process Windows
    Shen, Jiwei
    Lyu, Shujing
    Lu, Yue
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS FOR VIDEO TECHNOLOGY, 2024, 34 (10) : 9298 - 9310
  • [38] Yield Analysis of Nano-Crossbar Arrays For Uniform and Clustered Defect Distributions
    Tunali, Onur
    Altun, Mustafa
    2017 24TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS (ICECS), 2017, : 534 - 537
  • [39] Multi-tenancy aware configurable Service Discovery approach in Cloud Computing
    Hajlaoui, Jalel Eddine
    Omri, Mohamed Nazih
    Benslimane, Djamal
    2017 IEEE 26TH INTERNATIONAL CONFERENCE ON ENABLING TECHNOLOGIES - INFRASTRUCTURE FOR COLLABORATIVE ENTERPRISES (WETICE), 2017, : 232 - 237
  • [40] Biased Voting for Improved Yield in Nanoscale Fabrics
    Khan, Md Muwyid U.
    Narayanan, Pritish
    Vijayakumar, Priyamvada
    Koren, Israel
    Krishna, C. Mani
    Moritz, C. Andras
    2011 IEEE INTERNATIONAL SYMPOSIUM ON DEFECT AND FAULT TOLERANCE IN VLSI AND NANOTECHNOLOGY SYSTEMS (DFT), 2011, : 79 - 85