VLSI architectures for high-speed MAP decoders

被引:14
|
作者
Worm, A [1 ]
Lamm, H [1 ]
Wehn, N [1 ]
机构
[1] Univ Kaiserslautern, Inst Microelect Syst, D-67663 Kaiserslautern, Germany
关键词
D O I
10.1109/ICVD.2001.902698
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Soft-in/soft-out building blocks are becoming increasingly important in present and future communication systems, as they enable better communications performance. The maximum a posteriori (MAP) algorithm is the best known soft-in/soft-out decoder. Its performance is superior to the soft-out Viterbi algorithm (SOVA). However, optimized high-speed MAP decoder implementation is widely unexplored. We present a novel VLSI high-speed MAP architecture with optimized memory size and power consumption suitable for decoding the revolutionary "Turbo-Codes" and related concatenation schemes. The architecture is highly scalable with respect to throughput, expanding its applicability over a wide range of throughput requirements (300 Mbit/s-45 Gbit/s and above). All in-depth design space exploration on multiple abstraction levels has been carried out. Area and power consumption are significantly reduced, compared to the state-of-the-art.
引用
下载
收藏
页码:446 / 453
页数:8
相关论文
共 50 条
  • [1] HIGH-SPEED VLSI ARCHITECTURES FOR HUFFMAN AND VITERBI DECODERS
    PARHI, KK
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 1992, 39 (06) : 385 - 391
  • [2] High-speed recursion architectures for MAP-based Turbo decoders
    Wang, Zhongfeng
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2007, 15 (04) : 470 - 474
  • [3] High-Speed Architectures for Parallel BCH Decoders
    Wei Liu
    Zhao Lifeng
    FRONTIERS OF MANUFACTURING AND DESIGN SCIENCE IV, PTS 1-5, 2014, 496-500 : 2269 - +
  • [4] High-speed interfaces for analog, iterative VLSI decoders
    Helfenstein, M
    Lustenberger, F
    Loeliger, A
    Tarköy, F
    Moschytz, GS
    ISCAS '99: PROCEEDINGS OF THE 1999 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL 2: ANALOG AND DIGITAL CIRCUITS, 1999, : 428 - 431
  • [5] High-speed architectures for Reed-Solomon decoders
    Sarwate, DV
    Shanbhag, NR
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2001, 9 (05) : 641 - 655
  • [6] VLSI ARCHITECTURES FOR HIGH-SPEED RANGE ESTIMATION
    SASTRY, R
    RANGANATHAN, N
    JAIN, RC
    IEEE TRANSACTIONS ON PATTERN ANALYSIS AND MACHINE INTELLIGENCE, 1995, 17 (09) : 894 - 899
  • [7] High-speed VLSI architectures for the AES algorithm
    Zhang, XM
    Parhi, KK
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2004, 12 (09) : 957 - 967
  • [8] HIGH-SPEED PARALLEL VLSI ARCHITECTURES FOR IMAGE DECORRELATION
    ACHARYA, T
    MUKHERJEE, A
    INTERNATIONAL JOURNAL OF PATTERN RECOGNITION AND ARTIFICIAL INTELLIGENCE, 1995, 9 (02) : 343 - 365
  • [9] SYSTOLIC ARCHITECTURE FOR THE VLSI IMPLEMENTATION OF HIGH-SPEED STAGED DECODERS QUANTIZERS
    CAIRE, G
    VENTURATRAVESET, J
    HOLLREISER, M
    BIGLIERI, E
    JOURNAL OF VLSI SIGNAL PROCESSING, 1995, 10 (02): : 153 - 168
  • [10] Ultra folded high-speed architectures for Reed-Solomon decoders
    Seth, K
    Viswajith, KN
    Srinivasan, S
    Kamakoti, V
    19TH INTERNATIONAL CONFERENCE ON VLSI DESIGN, PROCEEDINGS, 2005, : 517 - 520