The Design of All-Digital Polar Transmitter Based on ADPLL and Phase Synchronized ΔΣ Modulator

被引:31
|
作者
Chen, Jian [1 ]
Rong, Liang [1 ]
Jonsson, Fredrik [1 ]
Yang, Geng [1 ]
Zheng, Li-Rong [1 ,2 ]
机构
[1] Royal Inst Technol, ICT Sch KTH, IPack Vinn Excellence Ctr, Stockholm, Sweden
[2] Fudan Univ, State Key Lab ASICs & Syst, Shanghai 200433, Peoples R China
关键词
ADPLL; all digital; CMOS; class-C DCO; class-D PA; Delta Sigma; polar transmitter; ARCHITECTURE;
D O I
10.1109/JSSC.2012.2186720
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
An improved architecture of polar transmitter (TX) is presented. The proposed architecture is digitally-intensive and mainly composed of an all-digital PLL (ADPLL) for phase modulation, a 1-bit low-pass delta sigma Delta Sigma modulator for envelop modulation, and a H-bridge class-D power amplifier (PA) for differential signaling. The Delta Sigma modulator is clocked using the phase modulated RF carrier to ensure phase synchronization between the amplitude and phase path, and to guarantee the PA is switching at zero crossings of the output current. An on-chip pre-filter is used to reduce the parasitic capacitance from packages at the switch stage output. The high over sampling ratio of the Delta Sigma modulator move quantization noise far away from the carrier frequency, ensuring good in-band performance and relax filter requirements. The on-chip filter also acts as impedance matching and differential to single-ended conversion. The measured digital transmitter consumes 58 mW from a 1-V supply at 6.8 dBm output power.
引用
收藏
页码:1154 / 1164
页数:11
相关论文
共 50 条
  • [31] An all-digital transmitter with a 1-bit DAC
    Venkataraman, Jagadish
    Collins, Oliver
    IEEE TRANSACTIONS ON COMMUNICATIONS, 2007, 55 (10) : 1951 - 1962
  • [32] A comparison of all-digital transmitter architectures for cellular handsets
    Hamidovic, D.
    Markovic, J.
    Preyler, P.
    Mayer, C.
    Huemer, M.
    Springer, A.
    2019 27TH AUSTROCHIP WORKSHOP ON MICROELECTRONICS (AUSTROCHIP), 2019, : 14 - 20
  • [33] VHDL simulation and modeling of an all-digital RF transmitter
    Staszewski, RB
    Staszewski, R
    Balsara, PT
    FIFTH INTERNATIONAL WORKSHOP ON SYSTEM-ON-CHIP FOR REAL-TIME APPLICATIONS, PROCEEDINGS, 2005, : 233 - 238
  • [34] Novel Fine Tunable Multichannel All-Digital Transmitter
    Silva, Nelson V.
    Oliveira, Arnaldo S. R.
    Carvalho, Nuno Borges
    2013 IEEE MTT-S INTERNATIONAL MICROWAVE SYMPOSIUM DIGEST (IMS), 2013,
  • [35] Agile Single- and Dual-Band All-Digital Transmitter Based on a Precompensated Tunable Delta-Sigma Modulator
    Dinis, Daniel C.
    Cordeiro, Rui F.
    Barradas, Filipe M.
    Oliveira, Arnaldo S. R.
    Vieira, Jose
    IEEE TRANSACTIONS ON MICROWAVE THEORY AND TECHNIQUES, 2016, 64 (12) : 4720 - 4730
  • [36] A Dual-Band RF All-Digital Transmitter Based on MPWM Encoding
    Yang, Si Yuan
    Yang, Jun
    Huang, Li Ying
    Bai, Jin Liang
    Zhang, Xiu Yin
    IEEE TRANSACTIONS ON MICROWAVE THEORY AND TECHNIQUES, 2022, 70 (03) : 1745 - 1756
  • [37] A novel IFPWM-based all-digital transmitter architecture and FPGA implementation
    Mehboob, Rahman
    Ul Haque, Muhammad Fahim
    Malik, Tahir
    Johansson, Ted
    INTERNATIONAL JOURNAL OF CIRCUIT THEORY AND APPLICATIONS, 2025, 53 (01) : 466 - 476
  • [38] A novel IFPWM-based all-digital transmitter architecture and FPGA implementation
    Department of Telecommunications Engineering, NED University of Engineering and Technology, Karachi, Pakistan
    不详
    Int J Circuit Theory Appl,
  • [39] The Implement of Digital Front End in All-Digital Quadrature RF Transmitter
    Wang, ChenYang
    Shen, Yilei
    Xue, Pan
    Hong, Zhiliang
    2017 IEEE 12TH INTERNATIONAL CONFERENCE ON ASIC (ASICON), 2017, : 900 - 903
  • [40] NEW UNIVERSAL ALL-DIGITAL CPM MODULATOR.
    Kopta, Aleksandar
    Budisin, Srdjan
    Jovanovic, Vladan
    1600, (COM-35):