A novel IFPWM-based all-digital transmitter architecture and FPGA implementation

被引:0
|
作者
Mehboob, Rahman [1 ]
Ul Haque, Muhammad Fahim [1 ]
Malik, Tahir [1 ]
Johansson, Ted [2 ]
机构
[1] NED Univ Engn & Technol, Dept Telecommun Engn, Karachi, Pakistan
[2] Uppsala Univ, Dept Elect Engn, Div Solid State Elect, Box 65, SE-75103 Uppsala, Sweden
关键词
all-digital transmitter (ADT); FPGA; IF-PWMT; MGT; M-PWM; RF-PWMT;
D O I
10.1002/cta.4123
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The software-defined radio (SDR) concept for wireless communications provides flexibility and simplicity, replacing most of the analog air interfaces. With all-digital transmitters (ADT), the entire signal chain, from user input to frequency upconversion, can be implemented in the digital (programmable) domain, making it an ideal platform for SDR. ADTs depend heavily on the bitrate of the serializer to generate a specific frequency band with good Adjacent Channel Leakage Ratio (ACLR), however, the transmission frequency achieved is lower than half of the serializer's bitrate.In this paper, we present a scalable ADT architecture capable of generating higher transmission frequencies with state-of-the-art comparable ACLR and relatively low implementation complexity. A modified Pulse-Width Pulse-Position Modulation (M-PWPM) scheme, based on the RF-PWM principle, is derived, which provides an improved ACLR and Error Vector Magnitude (EVM). The proposed transmitter architecture implemented on an Field-Programmable Gate Array (FPGA) achieves ACLR of 32 dB and EVM below 2% at 14.72 GHz Tx frequency for a 20 MHz LTE signal. The obtained transmission frequency was achieved using a serializer operating at 28 Gbps, which is for the first time beyond the half of the serializer's bitrate. The proposed ADT architecture has the potential to be used with serializers beyond 28 Gbps bitrate, hence, achieving even higher transmission frequencies. In an ADT, the entire signal chain, from user input and baseband processing to frequency up-conversion, is in the digital domain, providing significant advantages over transmitters having analog front-end. In this paper, we present an ADT architecture employing heterodyne principle that achieves a transmission frequency beyond half of the serializer bit-rate and show its implementation on an FPGA having a serializer bit-rate of upto 28 Gbps. image
引用
收藏
页数:11
相关论文
共 50 条
  • [1] A novel IFPWM-based all-digital transmitter architecture and FPGA implementation
    Department of Telecommunications Engineering, NED University of Engineering and Technology, Karachi, Pakistan
    不详
    Int J Circuit Theory Appl,
  • [2] All-Digital Video RF Transmitter with Embedded Direct Frequency Synthesizer And an FPGA Implementation of It
    Vasiliou, Konstantinos
    Galanopoulos, Kostas
    Sotiriadis, Paul P.
    2013 JOINT EUROPEAN FREQUENCY AND TIME FORUM & INTERNATIONAL FREQUENCY CONTROL SYMPOSIUM (EFTF/IFC), 2013, : 733 - 736
  • [3] FPGA Implemented Multi-Level IFPWM Power Coding for Class-S PA in an All-Digital GHz LTE Transmitter
    Zhu, Qiuyao
    Ma, Rui
    Duan, Chunjie
    Yamanaka, Koji
    Teo, Koon Hoo
    2014 IEEE INTERNATIONAL WIRELESS SYMPOSIUM (IWS), 2014,
  • [4] FPGA Implementation of Delta Sigma Modulation Based All-Digital RF Transmitter for Parallel Magnetic Resonance Imaging
    Sagcan, Filiz Ece
    Bayram, Aylin
    Sen, Bulent
    2015 45TH EUROPEAN MICROWAVE CONFERENCE (EUMC), 2015, : 494 - 497
  • [5] An FPGA based all-digital transmitter with radio frequency output for software defined radio
    Wireless Solutions Research Center, 1301 E. Algonquin Rd., Schaumburg, IL 60196, United States
    不详
    Proc. Des. Autom. Test Eur. DATE, 1600, (21-26):
  • [6] An FPGA based all-digital transmitter with radio frequency output for software defined radio
    Ye, Zhuan
    Grosspietsch, John
    Memik, Gokhan
    2007 DESIGN, AUTOMATION & TEST IN EUROPE CONFERENCE & EXHIBITION, VOLS 1-3, 2007, : 21 - +
  • [7] Novel Fine Tunable Multichannel All-Digital Transmitter
    Silva, Nelson V.
    Oliveira, Arnaldo S. R.
    Carvalho, Nuno Borges
    2013 IEEE MTT-S INTERNATIONAL MICROWAVE SYMPOSIUM DIGEST (IMS), 2013,
  • [8] FPGA-based All-digital Transmitters
    Cordeiro, R. F.
    Oliveira, Arnaldo S. R.
    Vieira, Jose
    2015 25TH INTERNATIONAL CONFERENCE ON FIELD PROGRAMMABLE LOGIC AND APPLICATIONS, 2015,
  • [9] All-digital FPGA-based RF pulsed transmitter with hardware complexity reduction techniques
    de Menezes, Nagila Ribeiro
    Hernandez, Hugo Daniel
    Carvalho, Dionisio
    Van Noije, Wilhelmus
    33RD SYMPOSIUM ON INTEGRATED CIRCUITS AND SYSTEMS DESIGN (SBCCI 2020), 2020,
  • [10] An FPGA-based Multi-level All-Digital Transmitter with 1.25 GHz of Bandwidth
    Dinis, Daniel C.
    Ma, Rui
    Teo, Koon H.
    Orlik, Philip
    Oliveira, Arnaldo S. R.
    Vieira, Jose
    2018 IEEE/MTT-S INTERNATIONAL MICROWAVE SYMPOSIUM - IMS, 2018, : 659 - 662