Design of high-speed clock and data recovery circuits

被引:0
|
作者
Kok-Siang, Tan
Sulaiman, Mohd-Shahiman [1 ]
Hean-Teik, Chuah
Sachdev, Manoj
机构
[1] Multimedia Univ, Fac Engn, Cyberjaya 63100, Malaysia
[2] Univ Waterloo, Dept Elect & Comp Engn, Waterloo, ON N2L 3G1, Canada
关键词
CDR; phase detector; Alexander; Hogge; CMOS; high-speed;
D O I
10.1007/s10470-007-9093-1
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This article describes the various architectures for a high-speed clock and data recovery (CDR) circuit. Following a brief introduction of clock and data recovery circuit, a phase detection circuit, one of the most critical blocks in a CDR that determines not only the performance but also the CDR architecture, is addressed. The descriptions start with the most basic XOR logic up to the phase-frequency detector circuit. Trade-offs of each of the phase detectors are outlined. Two types of dual loop CDR architecture are briefly introduced. Finally, full-rate and half rate CDR architectures are described.
引用
下载
收藏
页码:15 / 23
页数:9
相关论文
共 50 条
  • [21] A High-Speed Multiwavelength Clock Recovery Scheme for Optical Packets
    Spyropoulou, M.
    Pleros, N.
    Papadimitriou, G.
    Tomkos, I.
    IEEE PHOTONICS TECHNOLOGY LETTERS, 2008, 20 (21-24) : 2147 - 2149
  • [22] High-Speed Clock Recovery for Low-Cost FPGAs
    Haller, Istvan
    Baruch, Zoltan Francisc
    2010 DESIGN, AUTOMATION & TEST IN EUROPE (DATE 2010), 2010, : 610 - 613
  • [23] Effective buffer insertion of clock tree for high-speed VLSI circuits
    Wu, Bo
    Sherwani, Naveed
    Microelectronics Journal, 1992, 23 (04) : 291 - 300
  • [24] High-speed clock recovery unit based on a phase aligner
    Tejera, E
    Esper-Chaín, R
    Tobajas, F
    De Armas, V
    Sarmiento, R
    VLSI CIRCUITS AND SYSTEMS, 2003, 5117 : 106 - 115
  • [25] Design and analysis of a portable high-speed clock generator
    Hsu, TY
    Wang, CC
    Lee, CY
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-ANALOG AND DIGITAL SIGNAL PROCESSING, 2001, 48 (04): : 367 - 375
  • [26] A 1/8-rate clock and data recovery architecture for high-speed communication systems
    Sameni, P
    Mirabbasi, S
    2004 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL 4, PROCEEDINGS, 2004, : 305 - 308
  • [27] A high-speed low-voltage phase detector for clock recovery from NRZ data
    Centurelli, F
    Pozzoni, M
    Scotti, G
    Trifiletti, E
    2004 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL 4, PROCEEDINGS, 2004, : 297 - 300
  • [28] A power and area efficient CMOS clock/data recovery circuit for high-speed serial interfaces
    Chen, DL
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1996, 31 (08) : 1170 - 1176
  • [29] A high-speed low-voltage phase detector for clock recovery from NRZ data
    Centurelli, Francesco
    Scotti, Giuseppe
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2007, 54 (08) : 1626 - 1635
  • [30] A software PAM4 clock data recovery algorithm for high-speed serial communication
    Wu, Tong
    Song, Kezhu
    Chen, Zhuo
    Zhao, Hongwei
    Yu, Han
    IET COMMUNICATIONS, 2022, 16 (04) : 335 - 347