A Hybrid Miller-Cascode Compensation for Fast Settling in Two-Stage Operational Amplifiers

被引:8
|
作者
Ju, Hyungyu [1 ]
Lee, Minjae [1 ]
机构
[1] Gwangju Inst Sci & Technol, Sch Elect Engn & Comp Sci, Gwangju 61005, South Korea
基金
新加坡国家研究基金会;
关键词
Closed; loop system; compensation; pole; settling ime; two-stage operational amplifier (op-amp); zero; PIPELINE ADC;
D O I
10.1109/TVLSI.2020.2986508
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
A hybrid Miller-Cascode compensation (HMCC) scheme incorporating Miller compensation (MC) and cascode compensation on a nonsignal path (CCNSP) in the two-stage amplifiers is presented. The proposed HMCC resolves issues in other compensations such as CCNSP, cascode compensation on a signal path (CCSP), and hybrid cascode compensation (HCC) such that the gain peaking near unity gain frequency (UGF) in the open-loop transfer function is alleviated, which results in faster settling. To understand and validate the merit of the proposed HMCC, the locations of poles and a zero are analyzed through the small-signal model and compared with other compensations in terms of settling speed. Moreover, to verify the effect of gain peaking on settling speed, two pipeline ADCs employing HMCC and CCNSP are fabricated in a 0.11-mu m CMOS process. In measurement, the ADCs with HMCC achieve higher spurious-free dynamic range (SFDR) at the sampling frequencies above 20 MHz than the ADCs with CCNSP, which demonstrates that the proposed HMCC achieves faster settling than CCNSP due to gain peaking suppression.
引用
收藏
页码:1770 / 1781
页数:12
相关论文
共 50 条
  • [31] Settling time optimisation for two-stage CMOS amplifiers with current-buffer Miller compensation (vol 43, pg 1257, 2007)
    Pugliese, A.
    Amoroso, F. A.
    Cappuccino, G.
    Cocorullo, G.
    ELECTRONICS LETTERS, 2008, 44 (05) : 389 - 389
  • [32] Low-Voltage Tracking RC Frequency Compensation in Two-Stage Operational Amplifiers
    Kuo, Yu-Wen
    Ramakrishna, Pavan Kumar
    Kayyil, Ajmal Vadakkan
    Allstot, David J.
    2019 IEEE 62ND INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2019, : 782 - 785
  • [33] gm/ID-based Frequency Compensation of CMOS Two-stage Operational Amplifiers
    Aueamnuay, Chaiyanut
    Kayyil, Ajmal Vadakkan
    Thota, Narayana Bhagirath
    Venkatachala, Praveen Kumar
    Allstot, David J.
    2020 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2020,
  • [34] Systematic Design of Two-Stage Operational Amplifiers Based on Settling Time and Open-Loop Constraints
    Aminzadeh, Hamed
    Danaie, Mohammad
    GLSVLSI'07: PROCEEDINGS OF THE 2007 ACM GREAT LAKES SYMPOSIUM ON VLSI, 2007, : 497 - 500
  • [35] Frequency compensation for two-stage operational amplifiers with improved power supply rejection ratio characteristic
    Blakiewicz, G.
    IET CIRCUITS DEVICES & SYSTEMS, 2010, 4 (05) : 458 - 467
  • [36] Clock feedthrough reduction of CMOS autozeroed operational amplifiers by two-stage self-compensation
    Takao, H
    Ina, FM
    Sawada, K
    Ishida, M
    IEICE TRANSACTIONS ON ELECTRONICS, 2002, E85C (07) : 1499 - 1505
  • [37] Frequency Compensation in Two-Stage Operational Amplifiers for achieving High 3-dB Bandwidth
    Malhotra, Siddharth
    Mishra, Abhinav
    Rakesh, B. R.
    Gupta, Anu
    2013 IEEE ASIA PACIFIC CONFERENCE ON POSTGRADUATE RESEARCH IN MICROELECTRONICS & ELECTRONICS (PRIMEASIA), 2013, : 107 - 110
  • [38] CONSIDERATIONS FOR FAST SETTLING OPERATIONAL-AMPLIFIERS
    YANG, HC
    ALLSTOT, DJ
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS, 1990, 37 (03): : 326 - 334
  • [39] Design of a Two-Capacitor Sample & Hold Circuit Using a Two-Stage OTA with Hybrid Cascode Compensation
    Zangeneh, Mahmoud
    Aghababa, Hossein
    Forouzandeh, Behjat
    2009 EUROPEAN CONFERENCE ON CIRCUIT THEORY AND DESIGN, VOLS 1 AND 2, 2009, : 493 - 498