A low-power design methodology for high-resolution pipelined analog-to-digital converters

被引:0
|
作者
Lotfi, R [1 ]
Taherzadeh-Sani, M [1 ]
Azizi, MY [1 ]
Shoaei, O [1 ]
机构
[1] Univ Teheran, ECE Dept, IC Design Lab, Tehran, Iran
关键词
low-power design; pipelined analog-to-digital converters; operational amplifiers;
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In this paper a general method to design a pipelined ADC with minimum power consumption is presented. By expressing the total static power consumption and the total input-referred noise of the converter as functions of the capacitor values and the resolutions of the converter stages, a simple optimization algorithm is employed to calculate the optimum values of these parameters, which lead to minimum power consumption while a specified noise requirement is satisfied. To determine the bias current values of operational amplifiers, a novel optimal choice for settling and slewing time parameters is proposed applicable to both single-stage and two-stage Miller-compensated opamp structures. Using the proposed methodology, the optimum values for capacitors, the resolutions and the opamp device sizes of all stages are determined in order to minimize the total power consumption. Design examples are presented and compared with conventional approaches to show the effectiveness of the proposed methodology.
引用
收藏
页码:334 / 339
页数:6
相关论文
共 50 条
  • [31] High-resolution analog-to-digital converters toward software-defined-radio receivers
    Fujimaki, A
    Nishido, Y
    Sekiya, A
    [J]. IEICE TRANSACTIONS ON ELECTRONICS, 2006, E89C (02): : 113 - 118
  • [32] Digital background calibration for memory effects in pipelined analog-to-digital converters
    Keane, JP
    Hurst, PJ
    Lewis, SH
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2006, 53 (03) : 511 - 525
  • [33] A digital calibration technique of capacitor mismatch for pipelined analog-to-digital converters
    Masanori, Furuta
    Shoji, Kawahito
    Daisuke, Miyazaki
    [J]. IEICE Transactions on Electronics, 2002, E85-C (08) : 1562 - 1568
  • [34] Digital Reconstruction in Continuous-Time Pipelined Analog-to-Digital Converters
    Basavaraj, Nishanth
    Pavan, Shanthi
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2023, 70 (12) : 5086 - 5097
  • [35] A Low-power High-speed Comparator For Analog To Digital Converters
    Khorami, Ata
    Dastjerdi, Mahmood Baraani
    Ahmadi, Ali Fotowat
    [J]. 2016 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2016, : 2010 - 2013
  • [36] An adaptive digital domain calibration technique for pipelined analog-to-digital converters
    Hedayati, H
    Kashmiri, SM
    Shoaei, O
    [J]. ICM 2003: PROCEEDINGS OF THE 15TH INTERNATIONAL CONFERENCE ON MICROELECTRONICS, 2003, : 219 - 222
  • [37] A digital calibration technique of capacitor mismatch for pipelined analog-to-digital converters
    Furuta, M
    Kawahito, S
    Miyazaki, D
    [J]. IEICE TRANSACTIONS ON ELECTRONICS, 2002, E85C (08): : 1562 - 1568
  • [38] High-speed low-power comparator for analog to digital converters
    Khorami, Ata
    Sharifkhani, Mohammad
    [J]. AEU-INTERNATIONAL JOURNAL OF ELECTRONICS AND COMMUNICATIONS, 2016, 70 (07) : 886 - 894
  • [39] Broadband high-resolution microwave frequency measurement based on low-speed photonic analog-to-digital converters
    Ma, Yangxue
    Liang, Dong
    Peng, Di
    Zhang, Zhiyao
    Zhang, Yali
    Zhang, Shangjian
    Liu, Yong
    [J]. OPTICS EXPRESS, 2017, 25 (03): : 2355 - 2368
  • [40] CBSC-Based Pipelined Analog-to-Digital Converters: Power Dissipation Bound Analysis
    Zamani, Majid
    Eder, Clemens
    Demosthenous, Andreas
    [J]. 2012 19TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS (ICECS), 2012, : 436 - 439