Design of Low Power and High Speed Carry Select Adder Using Brent Kung Adder

被引:0
|
作者
Saxena, Pallavi [1 ]
机构
[1] Kautilya Inst Technol & Engn, Dept ECE, Jaipur, Rajasthan, India
关键词
Brent Kung (BK) adder; Ripple Carry Adder (RCA); Regular Linear Brent Kung Carry Select Adder; Modified Linear BK Carry Select Adder; Regular Square Root (SQRT) BK CSA and Modified SQRT BK CSA;
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In this paper, Carry Select Adder (CSA) architectures are proposed using parallel prefix adders. Instead of using dual Ripple Carry Adders (RCA), parallel prefix adder i.e., Brent Kung (BK) adder is used to design Regular Linear CSA. Adders are the basic building blocks in digital integrated circuit based designs. Ripple Carry Adder (RCA) gives the most compact design but takes longer computation time. The time critical applications use Carry Look-ahead scheme (CLA) to derive fast results but they lead to increase in area. Carry Select Adder is a compromise between RCA and CLA in term of area and delay. Delay of RCA is large therefore we have replaced it with parallel prefix adder which gives fast results. In this paper, structures of 16-Bit Regular Linear Brent Kung CSA, Modified Linear BK CSA, Regular Square Root (SQRT) BK CSA and Modified SQRT BK CSA are designed. Power and delay of all these adder architectures are calculated at different input voltages. The results depict that Modified SQRT BK CSA is better than all the other adder architectures in terms of power but with small speed penalty. The designs have been synthesized at 45nm technology using Tanner EDA tool.
引用
收藏
页数:6
相关论文
共 50 条
  • [21] A High Speed and Low Cost Error Correction Technique for the Carry Select Adder
    Namazi, Alireza
    Miremadi, Seyed Ghassem
    Ejlali, Alireza
    [J]. 2009 INTERNATIONAL CONFERENCE ON AVAILABILITY, RELIABILITY, AND SECURITY (ARES), VOLS 1 AND 2, 2009, : 635 - 640
  • [22] Design of area efficient and Low power Square Root Carry Select Adder
    Jayachandran, T.
    Sharmilee, K.
    Sangeetha, K. K.
    [J]. BIOSCIENCE BIOTECHNOLOGY RESEARCH COMMUNICATIONS, 2020, 13 (06): : 153 - 156
  • [23] Low Power VLSI Design for Power and Area Effective Utilisation of Carry Select Adder
    Manjunatha, G. C.
    Singh, R. P.
    [J]. 2017 INTERNATIONAL CONFERENCE ON CURRENT TRENDS IN COMPUTER, ELECTRICAL, ELECTRONICS AND COMMUNICATION (CTCEEC), 2017, : 606 - 610
  • [24] Design of Low Power 8-Bit Carry Select Adder Using Adiabatic Logic
    Premananda, B. S.
    Chandana, M. K.
    Lakshmi, Shree K. P.
    Keerthi, A. M.
    [J]. 2017 INTERNATIONAL CONFERENCE ON COMMUNICATION AND SIGNAL PROCESSING (ICCSP), 2017, : 1764 - 1768
  • [25] Carry-select adder using single ripple-carry adder
    Chang, TY
    Hsiao, MJ
    [J]. ELECTRONICS LETTERS, 1998, 34 (22) : 2101 - 2103
  • [26] Robust high-performance low-power carry select adder
    Jeong, W
    Roy, K
    [J]. ASP-DAC 2003: PROCEEDINGS OF THE ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE, 2003, : 503 - 506
  • [27] DESIGN OF LOW POWER CARRY SKIP ADDER USING DTCMOS
    Kumar, T. R. Dinesh
    Sundaram, K. Mohana
    Bennet, M. Anto
    Aruna, R.
    Meena, B.
    Mohanapriya, M.
    [J]. INTERNATIONAL JOURNAL ON SMART SENSING AND INTELLIGENT SYSTEMS, 2022, 10 (05): : 284 - 294
  • [28] Power and Area Efficient Carry Select Adder
    Anagha, U. P.
    Pramod, P.
    [J]. PROCEEDINGS OF THE 2015 IEEE RECENT ADVANCES IN INTELLIGENT COMPUTATIONAL SYSTEMS (RAICS), 2015, : 17 - 20
  • [29] Area and Power Efficient Carry Select Adder using 8T Full Adder
    Sathyabhama, B.
    Deepika, M.
    Deepthi, S.
    [J]. 2015 INTERNATIONAL CONFERENCE ON COMMUNICATIONS AND SIGNAL PROCESSING (ICCSP), 2015, : 969 - 973
  • [30] Design of Proficient Two Operand Adder Using Hybrid Carry Select Adder with FPGA Implementation
    Thamizharasan, V
    Kasthuri, N.
    [J]. IETE JOURNAL OF RESEARCH, 2023, 69 (12) : 9152 - 9165