共 50 条
- [21] A High Speed and Low Cost Error Correction Technique for the Carry Select Adder [J]. 2009 INTERNATIONAL CONFERENCE ON AVAILABILITY, RELIABILITY, AND SECURITY (ARES), VOLS 1 AND 2, 2009, : 635 - 640
- [22] Design of area efficient and Low power Square Root Carry Select Adder [J]. BIOSCIENCE BIOTECHNOLOGY RESEARCH COMMUNICATIONS, 2020, 13 (06): : 153 - 156
- [23] Low Power VLSI Design for Power and Area Effective Utilisation of Carry Select Adder [J]. 2017 INTERNATIONAL CONFERENCE ON CURRENT TRENDS IN COMPUTER, ELECTRICAL, ELECTRONICS AND COMMUNICATION (CTCEEC), 2017, : 606 - 610
- [24] Design of Low Power 8-Bit Carry Select Adder Using Adiabatic Logic [J]. 2017 INTERNATIONAL CONFERENCE ON COMMUNICATION AND SIGNAL PROCESSING (ICCSP), 2017, : 1764 - 1768
- [25] Carry-select adder using single ripple-carry adder [J]. ELECTRONICS LETTERS, 1998, 34 (22) : 2101 - 2103
- [26] Robust high-performance low-power carry select adder [J]. ASP-DAC 2003: PROCEEDINGS OF THE ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE, 2003, : 503 - 506
- [27] DESIGN OF LOW POWER CARRY SKIP ADDER USING DTCMOS [J]. INTERNATIONAL JOURNAL ON SMART SENSING AND INTELLIGENT SYSTEMS, 2022, 10 (05): : 284 - 294
- [28] Power and Area Efficient Carry Select Adder [J]. PROCEEDINGS OF THE 2015 IEEE RECENT ADVANCES IN INTELLIGENT COMPUTATIONAL SYSTEMS (RAICS), 2015, : 17 - 20
- [29] Area and Power Efficient Carry Select Adder using 8T Full Adder [J]. 2015 INTERNATIONAL CONFERENCE ON COMMUNICATIONS AND SIGNAL PROCESSING (ICCSP), 2015, : 969 - 973