An Efficient FPGA Architectu re for Hardware Realization of Hexagonal Based Motion Estimation Algorithm

被引:0
|
作者
Muzammil, M. [1 ]
Ali, I. [2 ]
Sharif, M. [3 ]
Khalil K, A. [4 ]
机构
[1] Int Islamic Univ, Islamabad 47000, Pakistan
[2] Natl Ctr Phys, Islamabad 47000, Pakistan
[3] Univ Engn & Technol, Taxila 47070, Pakistan
[4] Univ Engn & Technol, Taxila 47070, Pakistan
来源
2015 IEEE INTERNATIONAL CONFERENCE ON CONSUMER ELECTRONICS - TAIWAN (ICCE-TW) | 2015年
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Motion Estimation (ME) is the most critical and complex part of any video codec system. The different algorithms and their architectures are proposed for ME process. In this paper, we have proposed an efficient architecture for Hexagon Based Search (HexBS) algorithm and implemented on XC4VSX25 Virtex4 FPGA. Simulation results show that the proposed architecture is capable of calculating the Motion Vectors (MVs) of 1280 x 720 High Definition (HD) videos with the best case throughput of 70 frames/sec. Moreover, the power and frequency requirements are 215mW and 127.27 MHz respectively for the proposed architecture with minimum hardware resources. Hence the proposed architecture is suitable for the real-time HD video applications.
引用
收藏
页码:422 / 423
页数:2
相关论文
共 50 条
  • [41] Efficient motion estimation algorithm on the layers
    Paramkusam, A. V.
    ELECTRONICS LETTERS, 2017, 53 (07) : 467 - 469
  • [42] Review of FPGA-Based Design Methodology and Optimization Techniques for Efficient Hardware Realization of Computation Intensive Algorithms
    Qasim, Syed Manzoor
    Abbasi, Shuja Ahmad
    Almashary, Bandar
    2009 INTERNATIONAL CONFERENCE ON MULTIMEDIA, SIGNAL PROCESSING AND COMMUNICATION TECHNOLOGIES, 2009, : 313 - 316
  • [43] Hardware Realization of DC Embedding Video Watermarking Technique based on FPGA
    ElAraby, Wessam S.
    Madian, Ahmed H.
    Ashour, Mahmoud A.
    Wahdan, Abdel M.
    2010 INTERNATIONAL CONFERENCE ON MICROELECTRONICS, 2010, : 463 - 466
  • [44] Design & Hardware Realization of FPGA Based Digital Beam Forming System
    Digdarsini, Durga
    Kumar, Mahesh
    Ram, T. V. S.
    2016 3RD INTERNATIONAL CONFERENCE ON SIGNAL PROCESSING AND INTEGRATED NETWORKS (SPIN), 2016, : 275 - 278
  • [45] An efficient motion re-estimation algorithm for frame-skipping video transcoding
    Yang, SY
    Kim, DY
    Jeon, YY
    Jeong, JC
    2005 International Conference on Image Processing (ICIP), Vols 1-5, 2005, : 3257 - 3260
  • [46] Efficient realization of sigma-delta (∑-δ) Kalman lowpass filter in hardware using FPGA
    Abeysekera, Saman S.
    Charoensak, Charayaphan
    Eurasip Journal on Applied Signal Processing, 2006, 2006
  • [47] Efficient realization of sigma-delta (Σ-Δ) Kalman lowpass filter in hardware using FPGA
    Abeysekera, Saman S.
    Charoensak, Charayaphan
    EURASIP JOURNAL ON APPLIED SIGNAL PROCESSING, 2006,
  • [48] Median filtering algorithm for the rapid realization based on FPGA
    Lin, Sun
    Yanxia, Wu
    Bowei, Zhang
    Guochang, Gu
    Journal of Convergence Information Technology, 2012, 7 (16) : 298 - 304
  • [49] Paralelled Two-Pass Hexagonal algorithm for motion estimation
    Wu, Yunsong
    Megson, Graham
    Eighth International Conference on High-Performance Computing in Asia-Pacific Region, Proceedings, 2005, : 451 - 456
  • [50] Research on Hardware System of APWL Algorithm Based on FPGA
    Jiang Leping
    Bo Xu
    2023 3RD ASIA-PACIFIC CONFERENCE ON COMMUNICATIONS TECHNOLOGY AND COMPUTER SCIENCE, ACCTCS, 2023, : 728 - 738