An evolutionary approach to network-on-chip mapping problem

被引:5
|
作者
Ascia, G [1 ]
Catania, V [1 ]
Palesi, M [1 ]
机构
[1] Catania Univ, DIIT, Catania, Italy
关键词
D O I
10.1109/CEC.2005.1554674
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
The paper addresses the problem of topological mapping of intellectual properties (IPs) on the tiles of a mesh-based network on chip (NoC) architecture. The aim is to obtain the Pareto mappings that maximize performance and minimize the amount of power consumption. As the problem is an NP-hard one, we propose a heuristic technique based on evolutionary computing to obtain an optimal approximation of the Pareto-optimal front in an efficient and accurate way. At the same time, two of the most widely-known approaches to mapping in mesh-based NoC architectures are extended in order to explore the mapping space in a multi-criteria mode. The approaches are then evaluated and compared, in terms of both accuracy and efficiency, on a platform based on an event-driven trace-based simulator which makes it possible to take account of important dynamic effects that have a great impact on mapping. The evaluation performed on real applications (an MPEG-4 codec) confirms the efficiency, accuracy and scalability of the proposed approach.
引用
收藏
页码:112 / 119
页数:8
相关论文
共 50 条
  • [21] PFMAP: Exploitation of Particle Filters for Network-on-Chip Mapping
    Bayar, Salih
    Yurdakul, Arda
    [J]. IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2015, 23 (10) : 2116 - 2127
  • [22] Dynamic task mapping for Network-on-Chip based systems
    Maqsood, Tahir
    Ali, Sabeen
    Malik, Saif U. R.
    Madani, Sajjad A.
    [J]. JOURNAL OF SYSTEMS ARCHITECTURE, 2015, 61 (07) : 293 - 306
  • [23] Power-aware multi-objective evolutionary optimisation for application mapping on network-on-chip platforms
    da Silva, M. V. C.
    Nedjah, N.
    Mourelle, L. M.
    [J]. INTERNATIONAL JOURNAL OF ELECTRONICS, 2010, 97 (10) : 1163 - 1179
  • [24] An Analytical Approach for Network-on-Chip Performance Analysis
    Ogras, Umit Y.
    Bogdan, Paul
    Marculescu, Radu
    [J]. IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2010, 29 (12) : 2001 - 2013
  • [25] Network-on-Chip and Photonic Network-on-Chip Basic Concepts: A Survey
    Asadi, Bahareh
    Zia, Syed Maqsood
    Al-Khafaji, Hamza Mohammed Ridha
    Mohamadian, Asghar
    [J]. JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 2023, 39 (01): : 11 - 25
  • [26] Network-on-Chip and Photonic Network-on-Chip Basic Concepts: A Survey
    Bahareh Asadi
    Syed Maqsood Zia
    Hamza Mohammed Ridha Al-Khafaji
    Asghar Mohamadian
    [J]. Journal of Electronic Testing, 2023, 39 : 11 - 25
  • [27] Performance Evaluation of Application Mapping Approaches for Network-on-Chip Designs
    Amin, Waqar
    Hussain, Fawad
    Anjum, Sheraz
    Khan, Sarzamin
    Baloch, Naveed Khan
    Nain, Zulqar
    Kim, Sung Won
    [J]. IEEE ACCESS, 2020, 8 : 63607 - 63631
  • [28] A technique for low energy mapping and routing in network-on-chip architectures
    Srinivasan, K
    Chatha, KS
    [J]. ISLPED '05: PROCEEDINGS OF THE 2005 INTERNATIONAL SYMPOSIUM ON LOW POWER ELECTRONICS AND DESIGN, 2005, : 387 - 392
  • [29] Chain-Mapping for mesh based Network-on-Chip architecture
    Tavanpour, Misagh
    Khademzadeh, Ahmad
    Janidarmian, Majid
    [J]. IEICE ELECTRONICS EXPRESS, 2009, 6 (22): : 1535 - 1541
  • [30] An Effective Optimization Algorithm for Application Mapping in Network-on-Chip Designs
    Wang, Xinyu
    Choi, Tsan-Ming
    Yue, Xiaohang
    Zhang, Mengji
    Du, Wanyu
    [J]. IEEE TRANSACTIONS ON INDUSTRIAL ELECTRONICS, 2020, 67 (07) : 5798 - 5809