Architectural and Micro-architectural Techniques for Software Controlled Microprocessor Soft-error Mitigation

被引:0
|
作者
Gogulamudi, Anudeep R.
Clark, Lawrence T.
Farnsworth, Chad
Chellappa, Srivatsan
Vashishtha, Vinay
机构
关键词
Soft-errors; radiation hardening; single event effects; microprocessor architecture; DESIGN;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A MIPS 4Kc compliant embedded microprocessor core design that incorporates architectural features for software controlled radiation upset recovery is presented. The design uses fault tolerance techniques, i.e., error detection and instruction restart, implemented at the micro-architectural level, with architectural level changes, i.e., new instructions, for error recovery. Fine-grained, self-correcting triple mode redundant circuits protect key architectural state, in addition to dual mode redundancy in the instruction execution pipelines, cache subsystems, and error detection and correction in the register file. The design is implemented in a commercial low standby power 90-nm bulk low standby power CMOS process and the prototype operates at up to 336 MHz.
引用
收藏
页数:6
相关论文
共 50 条
  • [11] MAO - an Extensible Micro-Architectural Optimizer
    Hundt, Robert
    Raman, Easwaran
    Thuresson, Martin
    Vachharajani, Neil
    [J]. 2011 9TH ANNUAL IEEE/ACM INTERNATIONAL SYMPOSIUM ON CODE GENERATION AND OPTIMIZATION (CGO), 2011, : 1 - 10
  • [12] Future of GPGPU Micro-Architectural Parameters
    Nugteren, Cedric
    van den Braak, Gert-Jan
    Corporaal, Henk
    [J]. DESIGN, AUTOMATION & TEST IN EUROPE, 2013, : 392 - 395
  • [13] Micro-architectural Features for Malware Detection
    Peng, Huicheng
    Wei, Jizeng
    Guo, Wei
    [J]. ADVANCED COMPUTER ARCHITECTURE, ACA 2016, 2016, 626 : 48 - 60
  • [14] Automatic test generation for micro-architectural verification of configurable microprocessor cores with user extensions
    Bhattacharyya, N
    Wang, A
    [J]. SIXTH IEEE INTERNATIONAL HIGH-LEVEL DESIGN VALIDATION AND TEST WORKSHOP, PROCEEDINGS, 2001, : 14 - 15
  • [15] Design of a soft-error robust microprocessor
    Bastos, Rodrigo Possamai
    Kastensmidt, Fernanda Lima
    Reis, Ricardo
    [J]. MICROELECTRONICS JOURNAL, 2009, 40 (07) : 1062 - 1068
  • [16] EnclaveSim:A Micro-architectural Simulator with Enclave Support
    Verma, Yashika
    Kumar, Dixit
    Panda, Biswabandan
    [J]. 2022 IEEE INTERNATIONAL SYMPOSIUM ON HARDWARE ORIENTED SECURITY AND TRUST (HOST), 2022, : 1 - 4
  • [17] Micro-architectural Analysis of OLAP: Limitations and Opportunities
    Sirin, Utku
    Ailamaki, Anastasia
    [J]. PROCEEDINGS OF THE VLDB ENDOWMENT, 2020, 13 (06): : 840 - 853
  • [18] Securing openSSL against micro-architectural attacks
    Joye, Marc
    Tunstall, Michael
    [J]. SECRYPT 2007: PROCEEDINGS OF THE SECOND INTERNATIONAL CONFERENCE ON SECURITY AND CRYPTOGRAPHY, 2007, : 189 - +
  • [19] Micro-architectural Analysis of In-memory OLTP
    Sirin, Utku
    Tozun, Pinar
    Porobic, Danica
    Ailamaki, Anastasia
    [J]. SIGMOD'16: PROCEEDINGS OF THE 2016 INTERNATIONAL CONFERENCE ON MANAGEMENT OF DATA, 2016, : 387 - 402
  • [20] Architectural-level soft-error modeling for estimating reliability of computer systems
    Sugihara, Makoto
    Ishihara, Tohru
    Murakami, Kazuaki
    [J]. IEICE TRANSACTIONS ON ELECTRONICS, 2007, E90C (10): : 1983 - 1991