Design space exploration methodology for high-performance system-on-a-chip hardware cores

被引:1
|
作者
Sllame, AM [1 ]
机构
[1] Fac Engn, Tripoli, Libya
关键词
D O I
10.1109/IWSOC.2003.1213038
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In this paper, we are proposing an efficient design space exploration methodology based on a component point of view to system-on-a-chip (SOC) designs. The core is described behaviorally in VHDL and then, to reach the final implementation, the design process goes through architecture selection, scheduling, pipelining and module selection processes. As it enters any phase, it is explored by a local exploration scheme incorporated within that phase. Therefore, at minimum, a 3D design space exploration methodology is always granted However, the proposed methodology structure reflects the current state-of-the-art behavioral synthesis process.
引用
收藏
页码:216 / 221
页数:6
相关论文
共 50 条
  • [21] Design for Consecutive Testability of System-on-a-Chip with Built-In Self Testable Cores
    Tomokazu Yoneda
    Hideo Fujiwara
    [J]. Journal of Electronic Testing, 2002, 18 : 487 - 501
  • [22] Design for consecutive testability of system-on-a-chip with built-in self testable cores
    Yoneda, T
    Fujiwara, H
    [J]. JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 2002, 18 (4-5): : 487 - 501
  • [23] Partnership for system-on-a-chip design
    不详
    [J]. COMPUTER DESIGN, 1997, 36 (08): : 66 - 66
  • [24] Enabling high-performance mixed-signal system-on-a-chip (SoC) in high performance logic CMOS technology
    Franca-Neto, LM
    Pardy, P
    Ly, MP
    Rangel, R
    Suthar, S
    Syed, T
    Bloechel, B
    Lee, S
    Burnett, C
    Cho, D
    Kau, D
    Fazio, A
    Soumyanath, K
    [J]. 2002 SYMPOSIUM ON VLSI CIRCUITS, DIGEST OF TECHNICAL PAPERS, 2002, : 164 - 167
  • [25] High-performance crossbar design for system-on-chip
    Wijetunga, P
    [J]. 3RD IEEE INTERNATIONAL WORKSHOP ON SYSTEM-ON-CHIP FOR REAL-TIME APPLICATIONS, PROCEEDINGS, 2003, : 138 - 143
  • [26] Local Memory Design Space Exploration for High-Performance Computing
    Bertran, Ramon
    Gonzalez, Marc
    Martorell, Xavier
    Navarro, Nacho
    Ayguade, Eduard
    [J]. COMPUTER JOURNAL, 2011, 54 (05): : 786 - 799
  • [27] A methodology for substrate crosstalk evaluation for system-on-a-chip
    Masoumi, N
    Safavi-Naeini, S
    Elmasry, MI
    [J]. INTEGRATED COMPUTER-AIDED ENGINEERING, 2002, 9 (02) : 129 - 147
  • [28] A design strategy for system-on-a-chip testing
    Bennetts, B
    [J]. ELECTRONIC PRODUCTS MAGAZINE, 1997, 40 (01): : 57 - 59
  • [29] A platform for system-on-a-chip design prototyping
    Yang, X
    Zhu, M
    Xue, HX
    Bian, JN
    Hong, XL
    [J]. 2001 4TH INTERNATIONAL CONFERENCE ON ASIC PROCEEDINGS, 2001, : 781 - 784
  • [30] Integration architecture for System-on-a-Chip design
    Wingard, D
    Kurosawa, A
    [J]. IEEE 1998 CUSTOM INTEGRATED CIRCUITS CONFERENCE - PROCEEDINGS, 1998, : 85 - 88