Design space exploration methodology for high-performance system-on-a-chip hardware cores

被引:1
|
作者
Sllame, AM [1 ]
机构
[1] Fac Engn, Tripoli, Libya
关键词
D O I
10.1109/IWSOC.2003.1213038
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In this paper, we are proposing an efficient design space exploration methodology based on a component point of view to system-on-a-chip (SOC) designs. The core is described behaviorally in VHDL and then, to reach the final implementation, the design process goes through architecture selection, scheduling, pipelining and module selection processes. As it enters any phase, it is explored by a local exploration scheme incorporated within that phase. Therefore, at minimum, a 3D design space exploration methodology is always granted However, the proposed methodology structure reflects the current state-of-the-art behavioral synthesis process.
引用
收藏
页码:216 / 221
页数:6
相关论文
共 50 条
  • [1] A model for a reusable system-on-a-chip hardware component integrated with design exploration methodology
    Sllame, AM
    [J]. 4TH IEEE INTERNATIONAL WORKSHOP ON SYSTEM-ON-CHIP FOR REAL-TIME APPLICATIONS, PROCEEDINGS, 2004, : 287 - 290
  • [2] High-Performance Embedded System-on-a-Chip for space imaging spectrometer
    Keymeulen, D.
    Pham, T.
    Klimesh, M.
    Allen, G.
    Flesch, G.
    Valencia, R.
    Xie, H.
    Kiely, A.
    Dolman, D.
    Roth, K.
    Crocker, K.
    Whitlock, T.
    Holyoake, C.
    Burchfiel, S.
    Kampf, F.
    Kentley, M.
    Robson, A.
    Schepps, A.
    Lazaravich, B.
    Stocek, D.
    [J]. 2023 IEEE AEROSPACE CONFERENCE, 2023,
  • [3] A 4-GHz clock system for a high-performance system-on-a-chip design
    Ingino, JM
    von Kaenel, VR
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2001, 36 (11) : 1693 - 1698
  • [4] Design for consecutive transparency of cores in system-on-a-chip
    Yoneda, T
    Fujiwara, H
    [J]. 21ST IEEE VLSI TEST SYMPOSIUM, PROCEEDINGS, 2003, : 287 - 292
  • [5] DESIGN SPACE EXPLORATION FOR APPLICATION SPECIFIC FPGAS IN SYSTEM-ON-A-CHIP DESIGNS
    Hammerquist, Mark
    Lysecky, Roman
    [J]. IEEE INTERNATIONAL SOC CONFERENCE, PROCEEDINGS, 2008, : 279 - 282
  • [6] Design space exploration methodologies for IP-based system-on-a-chip
    Ascia, G
    Catania, R
    Palesi, M
    [J]. 2002 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL II, PROCEEDINGS, 2002, : 364 - 367
  • [8] Towards a Design Space Exploration Methodology for System-on-Chip
    Chariete, A.
    Bakhouya, M.
    Gaber, J.
    Wack, M.
    [J]. CYBERNETICS AND INFORMATION TECHNOLOGIES, 2014, 14 (01) : 101 - 111
  • [9] A GA-based design space exploration framework for parameterized system-on-a-chip platforms
    Ascia, G
    Catania, V
    Palesi, M
    [J]. IEEE TRANSACTIONS ON EVOLUTIONARY COMPUTATION, 2004, 8 (04) : 329 - 346
  • [10] A structured system methodology for FPGA based system-on-a-chip design
    Sedcole, P
    Cheung, PYK
    Constantinides, G
    Luk, W
    [J]. 12TH ANNUAL IEEE SYMPOSIUM ON FIELD-PROGRAMMABLE CUSTOM COMPUTING MACHINES, PROCEEDINGS, 2004, : 271 - 272