Automatic generation of assertions for formal verification of PowerPC™ microprocessor arrays using symbolic trajectory evaluation

被引:0
|
作者
Wang, LC [1 ]
Abadir, MS [1 ]
Krishnamurthy, N [1 ]
机构
[1] Motorola Inc, Somerset PowerPC Design Ctr, Austin, TX USA
关键词
D O I
暂无
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
For verifying complex sequential blocks such as microprocessor embedded arrays, the formal method of symbolic trajectory evaluation (STE) has achieved great success in the past [[3], [5], [6]]. Past STE methodology for arrays requires manual creation of "assertions" to which both RTL view and the actual design should be equivalent. In this paper, we describe a novel method to automate the assertion creation process which improves the efficiency and the quality of array verification. Encouraging results on recent PowerPC arrays will be presented.
引用
收藏
页码:534 / 537
页数:4
相关论文
共 50 条
  • [31] A Novel GAPG Approach to Automatic Property Generation for Formal Verification: The GAN Perspective
    Gao, Honghao
    Dai, Baobin
    Miao, Huaikou
    Yang, Xiaoxian
    Barroso, Ramon J. Duran
    Walayat, Hussain
    [J]. ACM TRANSACTIONS ON MULTIMEDIA COMPUTING COMMUNICATIONS AND APPLICATIONS, 2023, 19 (01)
  • [32] Formal Verification of Modular Multipliers using Symbolic Computer Algebra and Boolean Satisfiability
    Mahzoon, Alireza
    Grosse, Daniel
    Scholl, Christoph
    Konrad, Alexander
    Drechsler, Rolf
    [J]. PROCEEDINGS OF THE 59TH ACM/IEEE DESIGN AUTOMATION CONFERENCE, DAC 2022, 2022, : 1183 - 1188
  • [33] FORMAL VERIFICATION OF DIGITAL CIRCUITS USING SYMBOLIC TERNARY-SYSTEM MODELS
    BRYANT, RE
    SEGER, CJH
    [J]. LECTURE NOTES IN COMPUTER SCIENCE, 1991, 531 : 33 - 43
  • [34] Automatic test generation for micro-architectural verification of configurable microprocessor cores with user extensions
    Bhattacharyya, N
    Wang, A
    [J]. SIXTH IEEE INTERNATIONAL HIGH-LEVEL DESIGN VALIDATION AND TEST WORKSHOP, PROCEEDINGS, 2001, : 14 - 15
  • [35] Deduction-Based Formal Verification of Requirements Models with Automatic Generation of Logical Specifications
    Klimek, Radoslaw
    [J]. EVALUATION OF NOVEL APPROACHES TO SOFTWARE ENGINEERING, ENASE 2012, 2013, 410 : 157 - 171
  • [36] Extended Abstract: Formal Specification and Verification of the FM9001 Microprocessor Using the DE System
    Chau, Cuong
    [J]. ELECTRONIC PROCEEDINGS IN THEORETICAL COMPUTER SCIENCE, 2017, (249): : 112 - 114
  • [37] Formal Verification for Node-Based Visual Scripts Using Symbolic Model Checking
    Hasegawa, Isamu
    Yokogawa, Tomoyuki
    [J]. IEICE TRANSACTIONS ON INFORMATION AND SYSTEMS, 2022, E105D (01) : 78 - 91
  • [38] Formal Verification of DEV&DESS Formalism Using Symbolic Model Checker HyTech
    Choi, Han
    Cha, Sungdeok
    Jo, Jae Yeon
    Yoo, Junbeom
    Lee, Hae Young
    Kim, Won-Tae
    [J]. CONTROL AND AUTOMATION, AND ENERGY SYSTEM ENGINEERING, 2011, 256 : 112 - +
  • [39] Verification of Java']Java programs using symbolic execution and invariant generation
    Pasareanu, CS
    Visser, W
    [J]. MODEL CHECKING SOFTWARE, 2004, 2989 : 164 - 181
  • [40] Evaluation of a Sensor Network node communication using Formal Verification
    Tariq, Mamoona
    Saghar, Kashif
    [J]. 2015 12TH INTERNATIONAL BHURBAN CONFERENCE ON APPLIED SCIENCES AND TECHNOLOGY (IBCAST), 2015, : 268 - 271