A Multi-Core Signal Processor for Heterogeneous Reconfigurable Computing

被引:1
|
作者
Rossi, D. [1 ]
Campi, F. [2 ]
Deledda, A. [1 ]
Mucci, C. [2 ]
Pucillo, S. [2 ]
Whitty, S. [3 ,5 ]
Ernst, R. [3 ,5 ]
Chevobbe, S. [4 ]
Guyetant, S. [4 ]
Kuehnle, M.
Huebner, M.
Becker, J.
Putzke-Roeming, W. [6 ]
机构
[1] ST Microelect, Agrate Brianza, Italy
[2] Univ Bologna, ARCES, I-40126 Bologna, Italy
[3] Braunschweig Univ Tech, Braunschweig, Germany
[4] CEA, Paris, France
[5] Univ Karlsruhe, ITIV, Karlsruhe, Germany
[6] Thomson, Munich, Germany
关键词
D O I
10.1109/SOCC.2009.5335668
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Reconfigurable computing holds the promise of delivering ASIC-like performance while preserving run-time flexibility of processors. In many application domains, the use of FPGAs is limited by area, power, and timing overheads. Coarse-Grained Reconfigurable Architectures offer higher computation density, but at the price of rather being domain specific. Programmability is also a major issue related to all of the described solutions. This paper describes a heterogeneous multi-core system-on-chip that exploits different flavours of reconfigurable computing, merged together in a high parallel on-chip and off-chip interconnect utilized for both data and configuration. The aim of this work is to deliver a single monolithic engine that capitalizes on the strong points of different reconfigurable fabrics, while providing a friendly programming interface. The user is ultimately able to manage a broad spectrum of different applications, exploiting the most efficient means of computation through utilization of each kernel, while retaining a software-oriented development environment as much as possible.
引用
收藏
页码:106 / +
页数:2
相关论文
共 50 条
  • [21] Study on Static Task Scheduling Based on Heterogeneous Multi-Core Processor
    Shen Yang
    Qi Deyu
    [J]. 2017 INTERNATIONAL CONFERENCE ON COMPUTER NETWORK, ELECTRONIC AND AUTOMATION (ICCNEA), 2017, : 180 - 182
  • [22] A Hierarchical Reconfigurable Micro-coded Multi-core Processor for IoT Applications
    Ma, Ning
    Zou, Zhuo
    Lu, Zhonghai
    Zheng, Lirong
    Blixt, Stefan
    [J]. 2014 9TH INTERNATIONAL SYMPOSIUM ON RECONFIGURABLE AND COMMUNICATION-CENTRIC SYSTEMS-ON-CHIP (RECOSOC), 2014,
  • [23] Heterogeneous Multi-core Architectures with Dynamically Reconfigurable Processors for Wireless Communication
    Han, Wei
    Yi, Ying
    Zhao, Xin
    Muir, Mark
    Arslan, Tughrul
    Erdogan, Ahmet T.
    [J]. 2009 IEEE 7TH SYMPOSIUM ON APPLICATION SPECIFIC PROCESSORS (SASP 2009), 2009, : 1 - 6
  • [24] COREFAB: Concurrent Reconfigurable Fabric Utilization in Heterogeneous Multi-Core Systems
    Grudnitsky, Artjom
    Bauer, Lars
    Henkel, Joerg
    [J]. 2014 INTERNATIONAL CONFERENCE ON COMPILERS, ARCHITECTURE AND SYNTHESIS FOR EMBEDDED SYSTEMS (CASES), 2014,
  • [25] HETEROGENEOUS MULTI-CORE ARCHITECTURES WITH DYNAMICALLY RECONFIGURABLE PROCESSORS FOR WiMAX TRANSMITTER
    Han, Wei
    Yi, Ying
    Zhao, Xin
    Muir, Mark
    Arslan, Tughrul
    Erdogan, Ahmet T.
    [J]. IEEE INTERNATIONAL SOC CONFERENCE, PROCEEDINGS, 2009, : 97 - 100
  • [26] The Plural Matrix Inversion Based on Heterogeneous Multi-core Reconfigurable System
    Luo, Yuwen
    Sun, Xiaoxia
    Song, Yukun
    [J]. 2015 INTERNATIONAL CONFERENCE ON COMPUTATIONAL SCIENCE AND ENGINEERING APPLICATIONS (CSEA 2015), 2015, : 757 - 762
  • [27] A New Radar Signal Processing Architecture Based on Multi-core Processor
    Fan, Jialiang
    Yang, Qiang
    [J]. MECHATRONICS ENGINEERING, COMPUTING AND INFORMATION TECHNOLOGY, 2014, 556-562 : 1618 - 1621
  • [28] Elastic Computing: A Framework for Transparent, Portable, and Adaptive Multi-core Heterogeneous Computing
    Wernsing, John R.
    Stitt, Greg
    [J]. ACM SIGPLAN NOTICES, 2010, 45 (04) : 115 - 124
  • [29] Elastic Computing: A Framework for Transparent, Portable, and Adaptive Multi-core Heterogeneous Computing
    Wernsing, John R.
    Stitt, Greg
    [J]. LCTES 10-PROCEEDINGS OF THE ACM SIGPLAN/SIGBED 2010 CONFERENCE ON LANGUAGES, COMPILERS, & TOOLS FOR EMBEDDED SYSTEMS, 2010, : 115 - 124
  • [30] Reconfigurable architecture for heterogeneous multi-core and many-core architecture with IoT assistance
    Xing, Xuefeng
    Cao, Jing
    Zhou, Hongtao
    Song, Lei
    Qiu, Yanan
    [J]. International Journal of High Performance Systems Architecture, 2021, 10 (3-4) : 162 - 173