Heterogeneous Multi-core Architectures with Dynamically Reconfigurable Processors for Wireless Communication

被引:0
|
作者
Han, Wei [1 ]
Yi, Ying [1 ]
Zhao, Xin [1 ]
Muir, Mark [1 ]
Arslan, Tughrul [1 ]
Erdogan, Ahmet T. [1 ]
机构
[1] Univ Edinburgh, Edinburgh, Midlothian, Scotland
关键词
D O I
暂无
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
High-end embedded wireless communication applications demand high performance, strict low power, and in-field reprogrammability to follow the evolving standards. Today's single-core GPPs or DSPs cannot satisfy the challenging market performance requirements. Through specially tailoring individual processor core architectures to best fit a set of dedicated applications, heterogeneous multi-core architectures can maximize performance while mitigating area costs and power consumption. In this paper, we introduce new heterogeneous multi-core architectures using coarse-grained dynamically reconfigurable processors. The multi-core system has been tailored for the performance intensive WIMAX physical layer. Both WiMAX transmitter and receiver are partitioned and mapped on to the proposed heterogeneous architectures. An exploration algorithm is proposed to search the design space for multi-core systems to find suitable solutions under specific system and performance constraints. Results demonstrate that our heterogeneous multi-core architectures can provide throughputs of up to 8.7 Mbps and 2.4 Mbps for transmitter and receiver, respectively, meanwhile achieving a ratio of throughput to area at -200 Kbps per mm(2) for the overall WiMAX physical layer.
引用
收藏
页码:1 / 6
页数:6
相关论文
共 50 条
  • [1] HETEROGENEOUS MULTI-CORE ARCHITECTURES WITH DYNAMICALLY RECONFIGURABLE PROCESSORS FOR WiMAX TRANSMITTER
    Han, Wei
    Yi, Ying
    Zhao, Xin
    Muir, Mark
    Arslan, Tughrul
    Erdogan, Ahmet T.
    [J]. IEEE INTERNATIONAL SOC CONFERENCE, PROCEEDINGS, 2009, : 97 - 100
  • [2] Multi-core architectures with dynamically reconfigurable array processors for the WiMAX physical layer
    Han, Wei
    Yi, Ying
    Muir, Mark
    Nousias, Ioannis
    Arslan, Tughrul
    Edorgan, Ahmet T.
    [J]. 2008 SYMPOSIUM ON APPLICATION SPECIFIC PROCESSORS, 2008, : 115 - 120
  • [3] Efficient implementation of wireless applications on multi-core platforms based on dynamically reconfigurable processors
    Han, Wei
    Yi, Ying
    Muir, Mark
    Nousias, Loannis
    Arslan, Tughrul
    Edorgan, Ahmet T.
    [J]. CISIS 2008: THE SECOND INTERNATIONAL CONFERENCE ON COMPLEX, INTELLIGENT AND SOFTWARE INTENSIVE SYSTEMS, PROCEEDINGS, 2008, : 837 - 842
  • [4] Heterogeneous multi-core architectures
    Mitra, Tulika
    [J]. IPSJ Transactions on System LSI Design Methodology, 2015, 8 : 51 - 62
  • [5] Network Coding on Heterogeneous Multi-Core Processors for Wireless Sensor Networks
    Kim, Deokho
    Park, Karam
    Ro, Andwon W.
    [J]. SENSORS, 2011, 11 (08) : 7908 - 7933
  • [6] Multicore Architectures With Dynamically Reconfigurable Array Processors for Wireless Broadband Technologies
    Han, Wei
    Yi, Ying
    Muir, Mark
    Nousias, Ioannis
    Arslan, Tughrul
    Erdogan, Ahmet T.
    [J]. IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2009, 28 (12) : 1830 - 1843
  • [7] Bias Scheduling in Heterogeneous Multi-core Architectures
    Koufaty, David
    Reddy, Dheeraj
    Hahn, Scott
    [J]. EUROSYS'10: PROCEEDINGS OF THE EUROSYS 2010 CONFERENCE, 2010, : 125 - 138
  • [8] Program Phase Detection in Heterogeneous Multi-Core Processors
    Jooya, A. Z.
    Analoui, M.
    [J]. 2009 14TH INTERNATIONAL COMPUTER CONFERENCE, 2009, : 218 - 223
  • [9] Efficient Program Scheduling for Heterogeneous Multi-core Processors
    Chen, Jian
    John, Lizy K.
    [J]. DAC: 2009 46TH ACM/IEEE DESIGN AUTOMATION CONFERENCE, VOLS 1 AND 2, 2009, : 927 - 930
  • [10] A Unified Runtime System for Heterogeneous Multi-core Architectures
    Augonnet, Cedric
    Namyst, Raymond
    [J]. EURO-PAR 2008 WORKSHOPS - PARALLEL PROCESSING, 2009, 5415 : 174 - 183