Heterogeneous Multi-core Architectures with Dynamically Reconfigurable Processors for Wireless Communication

被引:0
|
作者
Han, Wei [1 ]
Yi, Ying [1 ]
Zhao, Xin [1 ]
Muir, Mark [1 ]
Arslan, Tughrul [1 ]
Erdogan, Ahmet T. [1 ]
机构
[1] Univ Edinburgh, Edinburgh, Midlothian, Scotland
关键词
D O I
暂无
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
High-end embedded wireless communication applications demand high performance, strict low power, and in-field reprogrammability to follow the evolving standards. Today's single-core GPPs or DSPs cannot satisfy the challenging market performance requirements. Through specially tailoring individual processor core architectures to best fit a set of dedicated applications, heterogeneous multi-core architectures can maximize performance while mitigating area costs and power consumption. In this paper, we introduce new heterogeneous multi-core architectures using coarse-grained dynamically reconfigurable processors. The multi-core system has been tailored for the performance intensive WIMAX physical layer. Both WiMAX transmitter and receiver are partitioned and mapped on to the proposed heterogeneous architectures. An exploration algorithm is proposed to search the design space for multi-core systems to find suitable solutions under specific system and performance constraints. Results demonstrate that our heterogeneous multi-core architectures can provide throughputs of up to 8.7 Mbps and 2.4 Mbps for transmitter and receiver, respectively, meanwhile achieving a ratio of throughput to area at -200 Kbps per mm(2) for the overall WiMAX physical layer.
引用
收藏
页码:1 / 6
页数:6
相关论文
共 50 条
  • [31] Performance effect of localized thread schedules in heterogeneous multi-core processors
    Sibai, Fadi N.
    [J]. 2007 INNOVATIONS IN INFORMATION TECHNOLOGIES, VOLS 1 AND 2, 2007, : 69 - 73
  • [32] A Survey of Approaches used in Parallel Architectures and Multi-core Processors, For Performance Improvement
    Shukla, Surendra Kumar
    Murthy, C. N. S.
    Chande, P. K.
    [J]. PROGRESS IN SYSTEMS ENGINEERING, 2015, 366 : 537 - 545
  • [33] Special Issue on Real Time Scheduling on Heterogeneous Multi-core Processors
    Zhang, Weizhe
    Cheng, Albert M. K.
    Geilen, Marc
    [J]. MICROPROCESSORS AND MICROSYSTEMS, 2016, 47 : 90 - 92
  • [34] Scheduling on Heterogeneous Multi-core Processors Using Stable Matching Algorithm
    Zafar, Muhammad Rehman
    Asfand-e-Yar, Muhammad
    [J]. INTERNATIONAL JOURNAL OF ADVANCED COMPUTER SCIENCE AND APPLICATIONS, 2016, 7 (06) : 506 - 509
  • [35] Architectural Study of Reconfigurable Photonic Networks-on-Chip for Multi-Core Processors
    Debaes, C.
    Artundo, I.
    Heirman, W.
    Loperena, M.
    Van Campenhout, J.
    Thienpont, H.
    [J]. 2009 IEEE LEOS ANNUAL MEETING CONFERENCE PROCEEDINGS, VOLS 1AND 2, 2009, : 266 - +
  • [36] A Mapping Flow for Dynamically Reconfigurable Multi-Core System-on-Chip Design
    Beretta, Ivan
    Rana, Vincenzo
    Atienza, David
    Sciuto, Donatella
    [J]. IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2011, 30 (08) : 1211 - 1224
  • [37] COREFAB: Concurrent Reconfigurable Fabric Utilization in Heterogeneous Multi-Core Systems
    Grudnitsky, Artjom
    Bauer, Lars
    Henkel, Joerg
    [J]. 2014 INTERNATIONAL CONFERENCE ON COMPILERS, ARCHITECTURE AND SYNTHESIS FOR EMBEDDED SYSTEMS (CASES), 2014,
  • [38] The Plural Matrix Inversion Based on Heterogeneous Multi-core Reconfigurable System
    Luo, Yuwen
    Sun, Xiaoxia
    Song, Yukun
    [J]. 2015 INTERNATIONAL CONFERENCE ON COMPUTATIONAL SCIENCE AND ENGINEERING APPLICATIONS (CSEA 2015), 2015, : 757 - 762
  • [39] Using Reconfigurable Multi-Core Architectures for Safety-Critical Embedded Systems
    Guillaumet, Tom
    Sharma, Aayush
    Feron, Eric
    Krishna, Madhava
    Narayan, Ranjani
    Baufreton, Philippe
    Neumann, Francois
    Grolleau, Emmanuel
    [J]. 2016 IEEE/AIAA 35TH DIGITAL AVIONICS SYSTEMS CONFERENCE (DASC), 2016,
  • [40] Design Aspects of Self-Organizing Heterogeneous Multi-Core Architectures
    Buchty, Rainer
    Karl, Wolfgang
    [J]. IT-INFORMATION TECHNOLOGY, 2008, 50 (05): : 293 - 299