An Optimized Design of Reversible Quantum Comparator

被引:6
|
作者
Phaneendra, Sai P. [1 ]
Vudadha, Chetan [1 ]
Sreehari, V [1 ]
Srinivas, M. B. [1 ]
机构
[1] Birla Inst Technol & Sci Pilani, Hyderabad 500078, Andhra Pradesh, India
关键词
Comparator; Reversible logic; Prefix grouping; Quantum computing;
D O I
10.1109/VLSID.2014.103
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
Reversible computing has emerged as promising technology having its applications in emerging technologies like quantum computing, optical computing etc. This paper presents a reversible comparator based on prefix tree grouping methodology. The proposed design is realized by cascading three stages. The first stage is a 1-bit reversible comparator which generates 'greater' and 'equal' signals of that operand bit. These signals are combined using prefix tree grouping logic to generate final 'greater' and 'equal' signals. Using these final 'greater' and 'equal' signals, 'lesser' signal is generated in the third stage. The design is optimized in quantum level for efficient performance in all the cost metrics. The proposed 64-bit comparator design results in 14.3% reduced quantum delay, 7.8% reduced quantum cost and 25% reduced garbage outputs when compared with the best existing design of prefix based comparator.
引用
收藏
页码:557 / 562
页数:6
相关论文
共 50 条
  • [31] Five Optimized Designs of Comparator
    Chen, Xingyu
    Shi, Kai
    Wang, Yuming
    [J]. 4TH INTERNATIONAL CONFERENCE ON INFORMATICS ENGINEERING AND INFORMATION SCIENCE (ICIEIS2021), 2022, 12161
  • [32] Reversible Comparator Circuit Using a New Reversible Gate
    Kalita, Gunajit
    Saikia, Navajit
    [J]. 6TH INTERNATIONAL CONFERENCE ON COMPUTER & COMMUNICATION TECHNOLOGY (ICCCT-2015), 2015, : 419 - 423
  • [33] Optimized reversible quantum circuits for F28 multiplication
    Imana, Jose L.
    [J]. QUANTUM INFORMATION PROCESSING, 2021, 20 (01)
  • [34] Optimized parity preserving quantum reversible full adder/subtractor
    Haghparast, Majid
    Bolhassani, Ali
    [J]. INTERNATIONAL JOURNAL OF QUANTUM INFORMATION, 2016, 14 (03)
  • [35] Design of Fault Tolerant n Bit Reversible Comparator for optimization of Garbage and Ancilla bits
    Jayashree, H., V
    Agarwal, V. K.
    Charan, P. Venkatasree
    Kariappa, A. M. Chirag
    [J]. 2014 INTERNATIONAL CONFERENCE ON CIRCUITS, COMMUNICATION, CONTROL AND COMPUTING (I4C), 2014, : 21 - 24
  • [36] Efficient design of quaternary quantum comparator with only a single ancillary input
    Doshanlou, Abdollah Norouzi
    Haghparast, Majid
    Hosseinzadeh, Mehdi
    Reshadi, Midia
    [J]. IET CIRCUITS DEVICES & SYSTEMS, 2020, 14 (01) : 80 - 87
  • [37] A Novel Comparator-A Cryptographic Design in Quantum Dot Cellular Automata
    Qadri, S. Umira R.
    Bangi, Z. A.
    Banday, M. Tariq
    [J]. 2018 INTERNATIONAL CONFERENCE ON SUSTAINABLE ENERGY, ELECTRONICS, AND COMPUTING SYSTEMS (SEEMS), 2018,
  • [38] Two Novel Design Approaches for Optimized Reversible Multiplier Circuit
    Afrin, Sadia
    Shihab, Fahim
    Sworna, Zarrin Tasnim
    [J]. 2019 5TH IEEE INTERNATIONAL WIE CONFERENCE ON ELECTRICAL AND COMPUTER ENGINEERING (WIECON-ECE 2019), 2019,
  • [39] Design of Optimized Reversible Binary Adder/Subtractor and BCD Adder
    Nagamani, A. N.
    Ashwin, S.
    Agrawal, Vinod Kumar
    [J]. 2014 INTERNATIONAL CONFERENCE ON CONTEMPORARY COMPUTING AND INFORMATICS (IC3I), 2014, : 774 - 779
  • [40] Optimized 4-bit Quantum Reversible Arithmetic Logic Unit
    Slimani Ayyoub
    Benslama Achour
    [J]. International Journal of Theoretical Physics, 2017, 56 : 2686 - 2696