Clock management in a gigabit ethernet physical layer transceiver circuit

被引:0
|
作者
Diaz, JC
Saburit, M
机构
关键词
D O I
10.1109/DATE.2004.1269219
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper describes the clock management of a mixed signal, high-speed, multi-clock, fully synchronous circuit. The MA1111A13 circuit clock distribution is a complicated structure that seamlessly incorporates different well-known techniques for power reduction, asynchronous clock domains inter-operability, and compatibility with different IO timing standards and data rates. This complex clocking scheme has been successfully integrated into the standard semi-custom physical design flow. The physical implementation of the clock network with Synopsys Astro is also presented.
引用
收藏
页码:134 / 139
页数:6
相关论文
共 50 条
  • [31] An Optimized Packet Transceiver Design for Ethernet-MAC Layer Based on FPGA
    Guruprasad, S. P.
    Chandrasekar, B. S.
    [J]. INTERNATIONAL CONFERENCE ON INTELLIGENT DATA COMMUNICATION TECHNOLOGIES AND INTERNET OF THINGS, ICICI 2018, 2019, 26 : 725 - 732
  • [32] Benefits and applications for single-pair ethernet and ethernet advanced physical layer
    Miller, David
    [J]. Control Engineering, 2023, 70 (04)
  • [33] An extended-range Ethernet and clock distribution circuit for distributed sensor networks
    Hanson, K.
    Meures, T.
    Yang, Y.
    [J]. JOURNAL OF INSTRUMENTATION, 2012, 7
  • [34] Planar-lightwave-circuit-based duplexer for gigabit-capable passive optical network/gigabit Ethernet passive optical network applications
    Hong, Jong-Kyun
    Lee, Sang-Sun
    Na, Sang-Yeob
    [J]. APPLIED OPTICS, 2009, 48 (11) : 2165 - 2170
  • [35] Inter-layer communication for faster restoration in a 10Gigabit Ethernet based network
    Muchanga, Americo
    Bagula, Antoine B.
    Wosinska, Lena
    [J]. RELIABILITY OF OPTICAL FIBER COMPONENTS, DEVICES, SYSTEMS, AND NETWORKS III, 2006, 6193
  • [36] A gain control baseline circuit of the analog front-end circuit for the 1000base-t Ethernet transceiver
    Bu, T
    Ji, C
    Ye, F
    Xu, J
    Ren, JY
    [J]. 2003 5TH INTERNATIONAL CONFERENCE ON ASIC, VOLS 1 AND 2, PROCEEDINGS, 2003, : 540 - 543
  • [37] Implementation, verification and synthesis of the gigabit ethernet 1000base-T physical coding sublayer
    Chew, SL
    Hassoun, MW
    [J]. PROCEEDINGS OF THE 44TH IEEE 2001 MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1 AND 2, 2001, : 556 - 559
  • [38] PHYSec: A Novel Physical Layer Security Architecture for Ethernet
    Tian, Zhen
    Ding, Li
    Wang, Qing
    Sun, Desheng
    Li, Yunlong
    [J]. PROCEEDINGS OF THE 7TH ASIA-PACIFIC WORKSHOP ON NETWORKING, APNET 2023, 2023, : 198 - 199
  • [39] Ethernet Device Authentication via Physical Layer Fingerprinting
    Suski, William
    Card, Christopher
    Few, Brian
    [J]. SOUTHEASTCON 2023, 2023, : 287 - 294
  • [40] Physical-Layer Identification of Wired Ethernet Devices
    Gerdes, Ryan M.
    Mina, Mani
    Russell, Steve F.
    Daniels, Thomas E.
    [J]. IEEE TRANSACTIONS ON INFORMATION FORENSICS AND SECURITY, 2012, 7 (04) : 1339 - 1353